mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-20 14:13:16 +00:00
cddd459140
Add patches for linux-5.4. The patches are from NXP LSDK-20.04 release which was tagged LSDK-20.04-V5.4. https://source.codeaurora.org/external/qoriq/qoriq-components/linux/ For boards LS1021A-IOT, and Traverse-LS1043 which are not involved in LSDK, port the dts patches from 4.14. The patches are sorted into the following categories: 301-arch-xxxx 302-dts-xxxx 303-core-xxxx 701-net-xxxx 801-audio-xxxx 802-can-xxxx 803-clock-xxxx 804-crypto-xxxx 805-display-xxxx 806-dma-xxxx 807-gpio-xxxx 808-i2c-xxxx 809-jailhouse-xxxx 810-keys-xxxx 811-kvm-xxxx 812-pcie-xxxx 813-pm-xxxx 814-qe-xxxx 815-sata-xxxx 816-sdhc-xxxx 817-spi-xxxx 818-thermal-xxxx 819-uart-xxxx 820-usb-xxxx 821-vfio-xxxx Signed-off-by: Yangbo Lu <yangbo.lu@nxp.com>
153 lines
4.8 KiB
Diff
153 lines
4.8 KiB
Diff
From d4bb5e0d43909758046c527d883405f556de85fa Mon Sep 17 00:00:00 2001
|
|
From: Hou Zhiqiang <Zhiqiang.Hou@nxp.com>
|
|
Date: Tue, 25 Jun 2019 09:09:14 +0000
|
|
Subject: [PATCH] PCI: mobiveil: Make mobiveil_host_init() can be used to
|
|
re-init host
|
|
|
|
Make the mobiveil_host_init() function can be used to re-init
|
|
host controller's PAB and GPEX CSR register block, as NXP
|
|
integrated Mobiveil IP has to reset and then re-init the PAB
|
|
and GPEX CSR registers upon hot-reset.
|
|
|
|
Signed-off-by: Hou Zhiqiang <Zhiqiang.Hou@nxp.com>
|
|
Reviewed-by: Subrahmanya Lingappa <l.subrahmanya@mobiveil.co.in>
|
|
---
|
|
.../pci/controller/mobiveil/pcie-mobiveil-host.c | 43 +++++++++++-----------
|
|
drivers/pci/controller/mobiveil/pcie-mobiveil.h | 3 +-
|
|
2 files changed, 24 insertions(+), 22 deletions(-)
|
|
|
|
--- a/drivers/pci/controller/mobiveil/pcie-mobiveil-host.c
|
|
+++ b/drivers/pci/controller/mobiveil/pcie-mobiveil-host.c
|
|
@@ -215,16 +215,21 @@ static void mobiveil_pcie_enable_msi(str
|
|
writel_relaxed(1, pcie->apb_csr_base + MSI_ENABLE_OFFSET);
|
|
}
|
|
|
|
-static int mobiveil_host_init(struct mobiveil_pcie *pcie)
|
|
+int mobiveil_host_init(struct mobiveil_pcie *pcie, bool reinit)
|
|
{
|
|
u32 value, pab_ctrl, type;
|
|
struct resource_entry *win;
|
|
|
|
- /* setup bus numbers */
|
|
- value = csr_readl(pcie, PCI_PRIMARY_BUS);
|
|
- value &= 0xff000000;
|
|
- value |= 0x00ff0100;
|
|
- csr_writel(pcie, value, PCI_PRIMARY_BUS);
|
|
+ pcie->ib_wins_configured = 0;
|
|
+ pcie->ob_wins_configured = 0;
|
|
+
|
|
+ if (!reinit) {
|
|
+ /* setup bus numbers */
|
|
+ value = csr_readl(pcie, PCI_PRIMARY_BUS);
|
|
+ value &= 0xff000000;
|
|
+ value |= 0x00ff0100;
|
|
+ csr_writel(pcie, value, PCI_PRIMARY_BUS);
|
|
+ }
|
|
|
|
/*
|
|
* program Bus Master Enable Bit in Command Register in PAB Config
|
|
@@ -270,7 +275,7 @@ static int mobiveil_host_init(struct mob
|
|
program_ib_windows(pcie, WIN_NUM_0, 0, 0, MEM_WINDOW_TYPE, IB_WIN_SIZE);
|
|
|
|
/* Get the I/O and memory ranges from DT */
|
|
- resource_list_for_each_entry(win, &pcie->resources) {
|
|
+ resource_list_for_each_entry(win, pcie->resources) {
|
|
if (resource_type(win->res) == IORESOURCE_MEM) {
|
|
type = MEM_WINDOW_TYPE;
|
|
} else if (resource_type(win->res) == IORESOURCE_IO) {
|
|
@@ -541,8 +546,6 @@ int mobiveil_pcie_host_probe(struct mobi
|
|
resource_size_t iobase;
|
|
int ret;
|
|
|
|
- INIT_LIST_HEAD(&pcie->resources);
|
|
-
|
|
ret = mobiveil_pcie_parse_dt(pcie);
|
|
if (ret) {
|
|
dev_err(dev, "Parsing DT failed, ret: %x\n", ret);
|
|
@@ -551,34 +554,35 @@ int mobiveil_pcie_host_probe(struct mobi
|
|
|
|
/* parse the host bridge base addresses from the device tree file */
|
|
ret = devm_of_pci_get_host_bridge_resources(dev, 0, 0xff,
|
|
- &pcie->resources, &iobase);
|
|
+ &bridge->windows, &iobase);
|
|
if (ret) {
|
|
dev_err(dev, "Getting bridge resources failed\n");
|
|
return ret;
|
|
}
|
|
|
|
+ pcie->resources = &bridge->windows;
|
|
+
|
|
/*
|
|
* configure all inbound and outbound windows and prepare the RC for
|
|
* config access
|
|
*/
|
|
- ret = mobiveil_host_init(pcie);
|
|
+ ret = mobiveil_host_init(pcie, false);
|
|
if (ret) {
|
|
dev_err(dev, "Failed to initialize host\n");
|
|
- goto error;
|
|
+ return ret;
|
|
}
|
|
|
|
ret = mobiveil_pcie_interrupt_init(pcie);
|
|
if (ret) {
|
|
dev_err(dev, "Interrupt init failed\n");
|
|
- goto error;
|
|
+ return ret;
|
|
}
|
|
|
|
- ret = devm_request_pci_bus_resources(dev, &pcie->resources);
|
|
+ ret = devm_request_pci_bus_resources(dev, pcie->resources);
|
|
if (ret)
|
|
- goto error;
|
|
+ return ret;
|
|
|
|
/* Initialize bridge */
|
|
- list_splice_init(&pcie->resources, &bridge->windows);
|
|
bridge->dev.parent = dev;
|
|
bridge->sysdata = pcie;
|
|
bridge->busnr = pcie->rp.root_bus_nr;
|
|
@@ -589,13 +593,13 @@ int mobiveil_pcie_host_probe(struct mobi
|
|
ret = mobiveil_bringup_link(pcie);
|
|
if (ret) {
|
|
dev_info(dev, "link bring-up failed\n");
|
|
- goto error;
|
|
+ return ret;
|
|
}
|
|
|
|
/* setup the kernel resources for the newly added PCIe root bus */
|
|
ret = pci_scan_root_bus_bridge(bridge);
|
|
if (ret)
|
|
- goto error;
|
|
+ return ret;
|
|
|
|
bus = bridge->bus;
|
|
|
|
@@ -605,7 +609,4 @@ int mobiveil_pcie_host_probe(struct mobi
|
|
pci_bus_add_devices(bus);
|
|
|
|
return 0;
|
|
-error:
|
|
- pci_free_resource_list(&pcie->resources);
|
|
- return ret;
|
|
}
|
|
--- a/drivers/pci/controller/mobiveil/pcie-mobiveil.h
|
|
+++ b/drivers/pci/controller/mobiveil/pcie-mobiveil.h
|
|
@@ -153,7 +153,7 @@ struct mobiveil_pab_ops {
|
|
|
|
struct mobiveil_pcie {
|
|
struct platform_device *pdev;
|
|
- struct list_head resources;
|
|
+ struct list_head *resources;
|
|
void __iomem *csr_axi_slave_base; /* PAB registers base */
|
|
phys_addr_t pcie_reg_base; /* Physical PCIe Controller Base */
|
|
void __iomem *apb_csr_base; /* MSI register base */
|
|
@@ -167,6 +167,7 @@ struct mobiveil_pcie {
|
|
};
|
|
|
|
int mobiveil_pcie_host_probe(struct mobiveil_pcie *pcie);
|
|
+int mobiveil_host_init(struct mobiveil_pcie *pcie, bool reinit);
|
|
bool mobiveil_pcie_link_up(struct mobiveil_pcie *pcie);
|
|
int mobiveil_bringup_link(struct mobiveil_pcie *pcie);
|
|
void program_ob_windows(struct mobiveil_pcie *pcie, int win_num, u64 cpu_addr,
|