mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-23 15:32:33 +00:00
b0ae41f849
According to the vendor tarball, the TD-w8900GB's flash has 64k erase block size, but CFE spans two blocks. So fixup the image offset accordingly but keep block size at its default (64k). Signed-off-by: Álvaro Fernández Rojas <noltari@gmail.com> [jogo: add commit message, add image offset, change nvram offset] Signed-off-by: Jonas Gorski <jogo@openwrt.org> SVN-Revision: 43572
134 lines
2.7 KiB
Diff
134 lines
2.7 KiB
Diff
--- a/arch/mips/bcm63xx/boards/board_bcm963xx.c
|
|
+++ b/arch/mips/bcm63xx/boards/board_bcm963xx.c
|
|
@@ -503,6 +503,112 @@ static struct board_info __initdata boar
|
|
},
|
|
};
|
|
|
|
+static struct board_info __initdata board_gw6200 = {
|
|
+ .name = "GW6200",
|
|
+ .expected_cpu_id = 0x6348,
|
|
+
|
|
+ .has_uart0 = 1,
|
|
+ .has_enet0 = 1,
|
|
+ .has_enet1 = 1,
|
|
+ .has_pci = 1,
|
|
+
|
|
+ .enet0 = {
|
|
+ .has_phy = 1,
|
|
+ .use_internal_phy = 1,
|
|
+ },
|
|
+ .enet1 = {
|
|
+ .force_speed_100 = 1,
|
|
+ .force_duplex_full = 1,
|
|
+ },
|
|
+
|
|
+ .has_ohci0 = 1,
|
|
+
|
|
+ .has_dsp = 1,
|
|
+ .dsp = {
|
|
+ .gpio_rst = 8, /* FIXME: What is real GPIO here? */
|
|
+ .gpio_int = 34,
|
|
+ .ext_irq = 2,
|
|
+ .cs = 2,
|
|
+ },
|
|
+
|
|
+ .leds = {
|
|
+ {
|
|
+ .name = "GW6200:green:line1",
|
|
+ .gpio = 4,
|
|
+ .active_low = 1,
|
|
+ },
|
|
+ {
|
|
+ .name = "GW6200:green:line2",
|
|
+ .gpio = 5,
|
|
+ .active_low = 1,
|
|
+ },
|
|
+ {
|
|
+ .name = "GW6200:green:line3",
|
|
+ .gpio = 6,
|
|
+ .active_low = 1,
|
|
+ },
|
|
+ {
|
|
+ .name = "GW6200:green:tel",
|
|
+ .gpio = 7,
|
|
+ .active_low = 1,
|
|
+ },
|
|
+ },
|
|
+ .buttons = {
|
|
+ {
|
|
+ .desc = "reset",
|
|
+ .gpio = 36,
|
|
+ .active_low = 1,
|
|
+ .type = EV_KEY,
|
|
+ .code = KEY_RESTART,
|
|
+ .debounce_interval = BCM963XX_KEYS_DEBOUNCE_INTERVAL,
|
|
+ },
|
|
+ },
|
|
+};
|
|
+
|
|
+static struct board_info __initdata board_gw6000 = {
|
|
+ .name = "GW6000",
|
|
+ .expected_cpu_id = 0x6348,
|
|
+
|
|
+ .has_uart0 = 1,
|
|
+ .has_enet0 = 1,
|
|
+ .has_enet1 = 1,
|
|
+ .has_pci = 1,
|
|
+
|
|
+ .enet0 = {
|
|
+ .has_phy = 1,
|
|
+ .use_internal_phy = 1,
|
|
+ },
|
|
+ .enet1 = {
|
|
+ .force_speed_100 = 1,
|
|
+ .force_duplex_full = 1,
|
|
+ },
|
|
+
|
|
+ .has_ohci0 = 1,
|
|
+
|
|
+ .has_dsp = 1,
|
|
+ .dsp = {
|
|
+ .gpio_rst = 6,
|
|
+ .gpio_int = 34,
|
|
+ .ext_irq = 2,
|
|
+ .cs = 2,
|
|
+ },
|
|
+
|
|
+ /* GW6000 has no GPIO-controlled leds */
|
|
+
|
|
+ .buttons = {
|
|
+ {
|
|
+ .desc = "reset",
|
|
+ .gpio = 36,
|
|
+ .active_low = 1,
|
|
+ .type = EV_KEY,
|
|
+ .code = KEY_RESTART,
|
|
+ .debounce_interval = BCM963XX_KEYS_DEBOUNCE_INTERVAL,
|
|
+ },
|
|
+ },
|
|
+};
|
|
+
|
|
+
|
|
+
|
|
static struct board_info __initdata board_FAST2404 = {
|
|
.name = "F@ST2404",
|
|
.expected_cpu_id = 0x6348,
|
|
@@ -1303,6 +1409,8 @@ static const struct board_info __initcon
|
|
#ifdef CONFIG_BCM63XX_CPU_6348
|
|
&board_96348r,
|
|
&board_96348gw,
|
|
+ &board_gw6000,
|
|
+ &board_gw6200,
|
|
&board_96348gw_10,
|
|
&board_96348gw_11,
|
|
&board_FAST2404,
|
|
@@ -1349,6 +1457,8 @@ static struct of_device_id const bcm963x
|
|
{ .compatible = "dynalink,rta1025w", .data = &board_rta1025w_16, },
|
|
{ .compatible = "sagem,f@st2404", .data = &board_FAST2404, },
|
|
{ .compatible = "t-com,spw500v", .data = &board_spw500v, },
|
|
+ { .compatible = "tecom,gw6000", .data = &board_gw6000, },
|
|
+ { .compatible = "tecom,gw6200", .data = &board_gw6200, },
|
|
{ .compatible = "tp-link,td-w8900gb", .data = &board_96348gw_11, },
|
|
#endif
|
|
#ifdef CONFIG_BCM63XX_CPU_6358
|