2024-01-15 15:28:13 +00:00
|
|
|
From 0b9cd949136f1b63f7aa9424b6e583a1ab261e36 Mon Sep 17 00:00:00 2001
|
2023-05-22 21:13:08 +00:00
|
|
|
From: Robert Marko <robimarko@gmail.com>
|
2023-10-16 17:20:17 +00:00
|
|
|
Date: Fri, 13 Oct 2023 19:20:02 +0200
|
2023-05-22 21:13:08 +00:00
|
|
|
Subject: [PATCH] cpufreq: qcom-nvmem: add support for IPQ8074
|
|
|
|
|
2023-10-16 17:20:17 +00:00
|
|
|
IPQ8074 comes in 3 families:
|
2023-05-22 21:13:08 +00:00
|
|
|
* IPQ8070A/IPQ8071A (Acorn) up to 1.4GHz
|
2023-10-16 17:20:17 +00:00
|
|
|
* IPQ8172/IPQ8173/IPQ8174 (Oak) up to 1.4GHz
|
2023-05-22 21:13:08 +00:00
|
|
|
* IPQ8072A/IPQ8074A/IPQ8076A/IPQ8078A (Hawkeye) up to 2.2GHz
|
|
|
|
|
|
|
|
So, in order to be able to share one OPP table lets add support for IPQ8074
|
|
|
|
family based of SMEM SoC ID-s as speedbin fuse is always 0 on IPQ8074.
|
|
|
|
|
|
|
|
IPQ8074 compatible is blacklisted from DT platdev as the cpufreq device
|
|
|
|
will get created by NVMEM CPUFreq driver.
|
|
|
|
|
|
|
|
Signed-off-by: Robert Marko <robimarko@gmail.com>
|
2023-10-16 17:20:17 +00:00
|
|
|
Acked-by: Konrad Dybcio <konrad.dybcio@linaro.org>
|
2024-01-15 15:28:13 +00:00
|
|
|
[ Viresh: Fixed rebase conflict. ]
|
2023-10-16 17:20:17 +00:00
|
|
|
Signed-off-by: Viresh Kumar <viresh.kumar@linaro.org>
|
2023-05-22 21:13:08 +00:00
|
|
|
---
|
|
|
|
drivers/cpufreq/cpufreq-dt-platdev.c | 1 +
|
2023-10-16 17:20:17 +00:00
|
|
|
drivers/cpufreq/qcom-cpufreq-nvmem.c | 48 ++++++++++++++++++++++++++++
|
|
|
|
2 files changed, 49 insertions(+)
|
2023-05-22 21:13:08 +00:00
|
|
|
|
|
|
|
--- a/drivers/cpufreq/cpufreq-dt-platdev.c
|
|
|
|
+++ b/drivers/cpufreq/cpufreq-dt-platdev.c
|
2024-03-22 10:08:54 +00:00
|
|
|
@@ -179,6 +179,7 @@ static const struct of_device_id blockli
|
2023-05-22 21:13:08 +00:00
|
|
|
|
2024-01-15 15:28:13 +00:00
|
|
|
{ .compatible = "qcom,ipq6018", },
|
2023-05-22 21:13:08 +00:00
|
|
|
{ .compatible = "qcom,ipq8064", },
|
|
|
|
+ { .compatible = "qcom,ipq8074", },
|
|
|
|
{ .compatible = "qcom,apq8064", },
|
|
|
|
{ .compatible = "qcom,msm8974", },
|
|
|
|
{ .compatible = "qcom,msm8960", },
|
|
|
|
--- a/drivers/cpufreq/qcom-cpufreq-nvmem.c
|
|
|
|
+++ b/drivers/cpufreq/qcom-cpufreq-nvmem.c
|
2024-03-22 10:08:54 +00:00
|
|
|
@@ -32,6 +32,11 @@
|
2023-05-22 21:13:08 +00:00
|
|
|
|
2024-01-15 15:28:13 +00:00
|
|
|
#define IPQ6000_VERSION BIT(2)
|
2023-05-22 21:13:08 +00:00
|
|
|
|
2023-10-16 17:20:17 +00:00
|
|
|
+enum ipq8074_versions {
|
|
|
|
+ IPQ8074_HAWKEYE_VERSION = 0,
|
|
|
|
+ IPQ8074_ACORN_VERSION,
|
|
|
|
+};
|
2023-05-22 21:13:08 +00:00
|
|
|
+
|
|
|
|
struct qcom_cpufreq_drv;
|
|
|
|
|
|
|
|
struct qcom_cpufreq_match_data {
|
2024-03-22 10:08:54 +00:00
|
|
|
@@ -256,6 +261,44 @@ static int qcom_cpufreq_ipq6018_name_ver
|
2024-01-15 15:28:13 +00:00
|
|
|
return 0;
|
2023-05-22 21:13:08 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
+static int qcom_cpufreq_ipq8074_name_version(struct device *cpu_dev,
|
|
|
|
+ struct nvmem_cell *speedbin_nvmem,
|
|
|
|
+ char **pvs_name,
|
|
|
|
+ struct qcom_cpufreq_drv *drv)
|
|
|
|
+{
|
2023-06-07 11:16:32 +00:00
|
|
|
+ u32 msm_id;
|
|
|
|
+ int ret;
|
2023-05-22 21:13:08 +00:00
|
|
|
+ *pvs_name = NULL;
|
|
|
|
+
|
2023-06-07 11:16:32 +00:00
|
|
|
+ ret = qcom_smem_get_soc_id(&msm_id);
|
|
|
|
+ if (ret)
|
|
|
|
+ return ret;
|
2023-05-22 21:13:08 +00:00
|
|
|
+
|
|
|
|
+ switch (msm_id) {
|
|
|
|
+ case QCOM_ID_IPQ8070A:
|
|
|
|
+ case QCOM_ID_IPQ8071A:
|
2023-10-16 17:20:17 +00:00
|
|
|
+ case QCOM_ID_IPQ8172:
|
|
|
|
+ case QCOM_ID_IPQ8173:
|
|
|
|
+ case QCOM_ID_IPQ8174:
|
|
|
|
+ drv->versions = BIT(IPQ8074_ACORN_VERSION);
|
2023-05-22 21:13:08 +00:00
|
|
|
+ break;
|
|
|
|
+ case QCOM_ID_IPQ8072A:
|
|
|
|
+ case QCOM_ID_IPQ8074A:
|
|
|
|
+ case QCOM_ID_IPQ8076A:
|
|
|
|
+ case QCOM_ID_IPQ8078A:
|
2023-10-16 17:20:17 +00:00
|
|
|
+ drv->versions = BIT(IPQ8074_HAWKEYE_VERSION);
|
2023-05-22 21:13:08 +00:00
|
|
|
+ break;
|
|
|
|
+ default:
|
2023-06-07 11:16:32 +00:00
|
|
|
+ dev_err(cpu_dev,
|
|
|
|
+ "SoC ID %u is not part of IPQ8074 family, limiting to 1.4GHz!\n",
|
|
|
|
+ msm_id);
|
2023-10-16 17:20:17 +00:00
|
|
|
+ drv->versions = BIT(IPQ8074_ACORN_VERSION);
|
2023-05-22 21:13:08 +00:00
|
|
|
+ break;
|
|
|
|
+ }
|
|
|
|
+
|
|
|
|
+ return 0;
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
static const struct qcom_cpufreq_match_data match_data_kryo = {
|
|
|
|
.get_version = qcom_cpufreq_kryo_name_version,
|
|
|
|
};
|
2024-03-22 10:08:54 +00:00
|
|
|
@@ -274,6 +317,10 @@ static const struct qcom_cpufreq_match_d
|
2024-01-15 15:28:13 +00:00
|
|
|
.get_version = qcom_cpufreq_ipq6018_name_version,
|
2023-05-22 21:13:08 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
+static const struct qcom_cpufreq_match_data match_data_ipq8074 = {
|
|
|
|
+ .get_version = qcom_cpufreq_ipq8074_name_version,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
static int qcom_cpufreq_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct qcom_cpufreq_drv *drv;
|
2024-03-22 10:08:54 +00:00
|
|
|
@@ -418,6 +465,7 @@ static const struct of_device_id qcom_cp
|
2023-05-22 21:13:08 +00:00
|
|
|
{ .compatible = "qcom,qcs404", .data = &match_data_qcs404 },
|
2024-01-15 15:28:13 +00:00
|
|
|
{ .compatible = "qcom,ipq6018", .data = &match_data_ipq6018 },
|
2023-05-22 21:13:08 +00:00
|
|
|
{ .compatible = "qcom,ipq8064", .data = &match_data_krait },
|
|
|
|
+ { .compatible = "qcom,ipq8074", .data = &match_data_ipq8074 },
|
|
|
|
{ .compatible = "qcom,apq8064", .data = &match_data_krait },
|
|
|
|
{ .compatible = "qcom,msm8974", .data = &match_data_krait },
|
|
|
|
{ .compatible = "qcom,msm8960", .data = &match_data_krait },
|