mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-25 08:21:14 +00:00
9501ce909f
This fixes a kernel build problem.
The removed parts of the patch are already applied upstream.
Fixes: 9ad3ef27b9
("kernel: bump 5.4 to 5.4.153")
Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>
36 lines
1.1 KiB
Diff
36 lines
1.1 KiB
Diff
From a55a0d71c2b1000c514f30573ced00879754f223 Mon Sep 17 00:00:00 2001
|
|
From: Vladimir Oltean <vladimir.oltean@nxp.com>
|
|
Date: Fri, 29 Nov 2019 03:07:14 +0200
|
|
Subject: [PATCH] arm64: dts: fsl: Specify phy-mode for CPU ports
|
|
|
|
PHYLINK requires that device tree nodes have a phy-mode or
|
|
phy-connection-type property. The internal Felix ports really are
|
|
connected to the ENETC via 2 back-to-back MACs, so the correct MII type
|
|
is GMII (one of which is overclocked at 2.5Gbaud, but still GMII).
|
|
|
|
Signed-off-by: Vladimir Oltean <vladimir.oltean@nxp.com>
|
|
---
|
|
arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi | 4 ++++
|
|
1 file changed, 4 insertions(+)
|
|
|
|
--- a/arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi
|
|
+++ b/arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi
|
|
@@ -793,6 +793,8 @@
|
|
/* internal to-cpu ports */
|
|
port@4 {
|
|
reg = <4>;
|
|
+ phy-mode = "gmii";
|
|
+
|
|
fixed-link {
|
|
speed = <1000>;
|
|
full-duplex;
|
|
@@ -801,6 +803,8 @@
|
|
port@5 {
|
|
reg = <5>;
|
|
ethernet = <&enetc_port3>;
|
|
+ phy-mode = "gmii";
|
|
+
|
|
fixed-link {
|
|
speed = <1000>;
|
|
full-duplex;
|