mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-28 09:39:00 +00:00
02629d8f87
Targets were build tested and patches are refreshed. Signed-off-by: Luka Perkov <luka@openwrt.org> SVN-Revision: 42463
250 lines
6.1 KiB
Diff
250 lines
6.1 KiB
Diff
From 07d7d95706c1bf373bd6b30c42f95c7b8dc8b9ce Mon Sep 17 00:00:00 2001
|
|
From: Kumar Gala <galak@codeaurora.org>
|
|
Date: Thu, 3 Apr 2014 14:48:22 -0500
|
|
Subject: [PATCH 094/182] ARM: dts: qcom: Add initial APQ8064 SoC and IFC6410
|
|
board device trees
|
|
|
|
Add basic APQ8064 SoC include device tree and support for basic booting on
|
|
the IFC6410 board. Also, keep dtb build list and qcom_dt_match in sorted
|
|
order.
|
|
|
|
Signed-off-by: Kumar Gala <galak@codeaurora.org>
|
|
---
|
|
arch/arm/boot/dts/Makefile | 8 +-
|
|
arch/arm/boot/dts/qcom-apq8064-ifc6410.dts | 16 +++
|
|
arch/arm/boot/dts/qcom-apq8064-v2.0.dtsi | 1 +
|
|
arch/arm/boot/dts/qcom-apq8064.dtsi | 170 ++++++++++++++++++++++++++++
|
|
arch/arm/mach-qcom/board.c | 3 +-
|
|
5 files changed, 194 insertions(+), 4 deletions(-)
|
|
create mode 100644 arch/arm/boot/dts/qcom-apq8064-ifc6410.dts
|
|
create mode 100644 arch/arm/boot/dts/qcom-apq8064-v2.0.dtsi
|
|
create mode 100644 arch/arm/boot/dts/qcom-apq8064.dtsi
|
|
|
|
--- a/arch/arm/boot/dts/Makefile
|
|
+++ b/arch/arm/boot/dts/Makefile
|
|
@@ -231,9 +231,11 @@ dtb-$(CONFIG_ARCH_OMAP2PLUS) += omap2420
|
|
dra7-evm.dtb
|
|
dtb-$(CONFIG_ARCH_ORION5X) += orion5x-lacie-ethernet-disk-mini-v2.dtb
|
|
dtb-$(CONFIG_ARCH_PRIMA2) += prima2-evb.dtb
|
|
-dtb-$(CONFIG_ARCH_QCOM) += qcom-msm8660-surf.dtb \
|
|
- qcom-msm8960-cdp.dtb \
|
|
- qcom-apq8074-dragonboard.dtb
|
|
+dtb-$(CONFIG_ARCH_QCOM) += \
|
|
+ qcom-apq8064-ifc6410.dtb \
|
|
+ qcom-apq8074-dragonboard.dtb \
|
|
+ qcom-msm8660-surf.dtb \
|
|
+ qcom-msm8960-cdp.dtb
|
|
dtb-$(CONFIG_ARCH_U8500) += ste-snowball.dtb \
|
|
ste-hrefprev60-stuib.dtb \
|
|
ste-hrefprev60-tvk.dtb \
|
|
--- /dev/null
|
|
+++ b/arch/arm/boot/dts/qcom-apq8064-ifc6410.dts
|
|
@@ -0,0 +1,16 @@
|
|
+#include "qcom-apq8064-v2.0.dtsi"
|
|
+
|
|
+/ {
|
|
+ model = "Qualcomm APQ8064/IFC6410";
|
|
+ compatible = "qcom,apq8064-ifc6410", "qcom,apq8064";
|
|
+
|
|
+ soc {
|
|
+ gsbi@16600000 {
|
|
+ status = "ok";
|
|
+ qcom,mode = <GSBI_PROT_I2C_UART>;
|
|
+ serial@16640000 {
|
|
+ status = "ok";
|
|
+ };
|
|
+ };
|
|
+ };
|
|
+};
|
|
--- /dev/null
|
|
+++ b/arch/arm/boot/dts/qcom-apq8064-v2.0.dtsi
|
|
@@ -0,0 +1 @@
|
|
+#include "qcom-apq8064.dtsi"
|
|
--- /dev/null
|
|
+++ b/arch/arm/boot/dts/qcom-apq8064.dtsi
|
|
@@ -0,0 +1,170 @@
|
|
+/dts-v1/;
|
|
+
|
|
+#include "skeleton.dtsi"
|
|
+#include <dt-bindings/clock/qcom,gcc-msm8960.h>
|
|
+#include <dt-bindings/soc/qcom,gsbi.h>
|
|
+
|
|
+/ {
|
|
+ model = "Qualcomm APQ8064";
|
|
+ compatible = "qcom,apq8064";
|
|
+ interrupt-parent = <&intc>;
|
|
+
|
|
+ cpus {
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <0>;
|
|
+
|
|
+ cpu@0 {
|
|
+ compatible = "qcom,krait";
|
|
+ enable-method = "qcom,kpss-acc-v1";
|
|
+ device_type = "cpu";
|
|
+ reg = <0>;
|
|
+ next-level-cache = <&L2>;
|
|
+ qcom,acc = <&acc0>;
|
|
+ qcom,saw = <&saw0>;
|
|
+ };
|
|
+
|
|
+ cpu@1 {
|
|
+ compatible = "qcom,krait";
|
|
+ enable-method = "qcom,kpss-acc-v1";
|
|
+ device_type = "cpu";
|
|
+ reg = <1>;
|
|
+ next-level-cache = <&L2>;
|
|
+ qcom,acc = <&acc1>;
|
|
+ qcom,saw = <&saw1>;
|
|
+ };
|
|
+
|
|
+ cpu@2 {
|
|
+ compatible = "qcom,krait";
|
|
+ enable-method = "qcom,kpss-acc-v1";
|
|
+ device_type = "cpu";
|
|
+ reg = <2>;
|
|
+ next-level-cache = <&L2>;
|
|
+ qcom,acc = <&acc2>;
|
|
+ qcom,saw = <&saw2>;
|
|
+ };
|
|
+
|
|
+ cpu@3 {
|
|
+ compatible = "qcom,krait";
|
|
+ enable-method = "qcom,kpss-acc-v1";
|
|
+ device_type = "cpu";
|
|
+ reg = <3>;
|
|
+ next-level-cache = <&L2>;
|
|
+ qcom,acc = <&acc3>;
|
|
+ qcom,saw = <&saw3>;
|
|
+ };
|
|
+
|
|
+ L2: l2-cache {
|
|
+ compatible = "cache";
|
|
+ cache-level = <2>;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ cpu-pmu {
|
|
+ compatible = "qcom,krait-pmu";
|
|
+ interrupts = <1 10 0x304>;
|
|
+ };
|
|
+
|
|
+ soc: soc {
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <1>;
|
|
+ ranges;
|
|
+ compatible = "simple-bus";
|
|
+
|
|
+ intc: interrupt-controller@2000000 {
|
|
+ compatible = "qcom,msm-qgic2";
|
|
+ interrupt-controller;
|
|
+ #interrupt-cells = <3>;
|
|
+ reg = <0x02000000 0x1000>,
|
|
+ <0x02002000 0x1000>;
|
|
+ };
|
|
+
|
|
+ timer@200a000 {
|
|
+ compatible = "qcom,kpss-timer", "qcom,msm-timer";
|
|
+ interrupts = <1 1 0x301>,
|
|
+ <1 2 0x301>,
|
|
+ <1 3 0x301>;
|
|
+ reg = <0x0200a000 0x100>;
|
|
+ clock-frequency = <27000000>,
|
|
+ <32768>;
|
|
+ cpu-offset = <0x80000>;
|
|
+ };
|
|
+
|
|
+ acc0: clock-controller@2088000 {
|
|
+ compatible = "qcom,kpss-acc-v1";
|
|
+ reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
|
|
+ };
|
|
+
|
|
+ acc1: clock-controller@2098000 {
|
|
+ compatible = "qcom,kpss-acc-v1";
|
|
+ reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
|
|
+ };
|
|
+
|
|
+ acc2: clock-controller@20a8000 {
|
|
+ compatible = "qcom,kpss-acc-v1";
|
|
+ reg = <0x020a8000 0x1000>, <0x02008000 0x1000>;
|
|
+ };
|
|
+
|
|
+ acc3: clock-controller@20b8000 {
|
|
+ compatible = "qcom,kpss-acc-v1";
|
|
+ reg = <0x020b8000 0x1000>, <0x02008000 0x1000>;
|
|
+ };
|
|
+
|
|
+ saw0: regulator@2089000 {
|
|
+ compatible = "qcom,saw2";
|
|
+ reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
|
|
+ regulator;
|
|
+ };
|
|
+
|
|
+ saw1: regulator@2099000 {
|
|
+ compatible = "qcom,saw2";
|
|
+ reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
|
|
+ regulator;
|
|
+ };
|
|
+
|
|
+ saw2: regulator@20a9000 {
|
|
+ compatible = "qcom,saw2";
|
|
+ reg = <0x020a9000 0x1000>, <0x02009000 0x1000>;
|
|
+ regulator;
|
|
+ };
|
|
+
|
|
+ saw3: regulator@20b9000 {
|
|
+ compatible = "qcom,saw2";
|
|
+ reg = <0x020b9000 0x1000>, <0x02009000 0x1000>;
|
|
+ regulator;
|
|
+ };
|
|
+
|
|
+ gsbi7: gsbi@16600000 {
|
|
+ status = "disabled";
|
|
+ compatible = "qcom,gsbi-v1.0.0";
|
|
+ reg = <0x16600000 0x100>;
|
|
+ clocks = <&gcc GSBI7_H_CLK>;
|
|
+ clock-names = "iface";
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <1>;
|
|
+ ranges;
|
|
+
|
|
+ serial@16640000 {
|
|
+ compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
|
|
+ reg = <0x16640000 0x1000>,
|
|
+ <0x16600000 0x1000>;
|
|
+ interrupts = <0 158 0x0>;
|
|
+ clocks = <&gcc GSBI7_UART_CLK>, <&gcc GSBI7_H_CLK>;
|
|
+ clock-names = "core", "iface";
|
|
+ status = "disabled";
|
|
+ };
|
|
+ };
|
|
+
|
|
+ qcom,ssbi@500000 {
|
|
+ compatible = "qcom,ssbi";
|
|
+ reg = <0x00500000 0x1000>;
|
|
+ qcom,controller-type = "pmic-arbiter";
|
|
+ };
|
|
+
|
|
+ gcc: clock-controller@900000 {
|
|
+ compatible = "qcom,gcc-apq8064";
|
|
+ reg = <0x00900000 0x4000>;
|
|
+ #clock-cells = <1>;
|
|
+ #reset-cells = <1>;
|
|
+ };
|
|
+ };
|
|
+};
|
|
--- a/arch/arm/mach-qcom/board.c
|
|
+++ b/arch/arm/mach-qcom/board.c
|
|
@@ -15,9 +15,10 @@
|
|
#include <asm/mach/arch.h>
|
|
|
|
static const char * const qcom_dt_match[] __initconst = {
|
|
+ "qcom,apq8064",
|
|
+ "qcom,apq8074-dragonboard",
|
|
"qcom,msm8660-surf",
|
|
"qcom,msm8960-cdp",
|
|
- "qcom,apq8074-dragonboard",
|
|
NULL
|
|
};
|
|
|