mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-20 14:13:16 +00:00
2e715fb4fc
Add support for BCM2712 (Raspberry Pi 5).
3bb5880ab3
Patches were generated from the diff between linux kernel branch linux-6.1.y
and rpi-6.1.y from raspberry pi kernel source:
- git format-patch linux-6.1.y...rpi-6.1.y
Build system: x86_64
Build-tested: bcm2708, bcm2709, bcm2710, bcm2711
Run-tested: bcm2710/RPi3B, bcm2711/RPi4B
Signed-off-by: Marty Jones <mj8263788@gmail.com>
[Remove applied and reverted patches, squash patches and config commits]
Signed-off-by: Álvaro Fernández Rojas <noltari@gmail.com>
104 lines
3.9 KiB
Diff
104 lines
3.9 KiB
Diff
From 531f66804eb95323f807d240273087fbe162aeee Mon Sep 17 00:00:00 2001
|
|
From: Maxime Ripard <maxime@cerno.tech>
|
|
Date: Fri, 24 Mar 2023 09:56:31 +0100
|
|
Subject: [PATCH] drm/vc4: plane: Change ptr0_offset to an array
|
|
|
|
The BCM2712 will have a fairly different dlist, that will feature one
|
|
Pointer 0 word for each plane.
|
|
|
|
Let's prepare by changing the ptr0_offset variable that holds the offset
|
|
in a dlist of the pointer 0 word to an array.
|
|
|
|
Signed-off-by: Maxime Ripard <maxime@cerno.tech>
|
|
---
|
|
drivers/gpu/drm/vc4/vc4_drv.h | 3 ++-
|
|
drivers/gpu/drm/vc4/vc4_plane.c | 18 +++++++++---------
|
|
2 files changed, 11 insertions(+), 10 deletions(-)
|
|
|
|
--- a/drivers/gpu/drm/vc4/vc4_drv.h
|
|
+++ b/drivers/gpu/drm/vc4/vc4_drv.h
|
|
@@ -14,6 +14,7 @@
|
|
#include <drm/drm_debugfs.h>
|
|
#include <drm/drm_device.h>
|
|
#include <drm/drm_encoder.h>
|
|
+#include <drm/drm_fourcc.h>
|
|
#include <drm/drm_gem_dma_helper.h>
|
|
#include <drm/drm_managed.h>
|
|
#include <drm/drm_mm.h>
|
|
@@ -430,7 +431,7 @@ struct vc4_plane_state {
|
|
*/
|
|
u32 pos0_offset;
|
|
u32 pos2_offset;
|
|
- u32 ptr0_offset;
|
|
+ u32 ptr0_offset[DRM_FORMAT_MAX_PLANES];
|
|
u32 lbm_offset;
|
|
|
|
/* Offset where the plane's dlist was last stored in the
|
|
--- a/drivers/gpu/drm/vc4/vc4_plane.c
|
|
+++ b/drivers/gpu/drm/vc4/vc4_plane.c
|
|
@@ -1242,7 +1242,7 @@ static int vc4_plane_mode_set(struct drm
|
|
*
|
|
* The pointers may be any byte address.
|
|
*/
|
|
- vc4_state->ptr0_offset = vc4_state->dlist_count;
|
|
+ vc4_state->ptr0_offset[0] = vc4_state->dlist_count;
|
|
for (i = 0; i < num_planes; i++)
|
|
vc4_dlist_write(vc4_state, vc4_state->offsets[i]);
|
|
|
|
@@ -1447,13 +1447,13 @@ void vc4_plane_async_set_fb(struct drm_p
|
|
* scanout will start from this address as soon as the FIFO
|
|
* needs to refill with pixels.
|
|
*/
|
|
- writel(addr, &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
|
|
+ writel(addr, &vc4_state->hw_dlist[vc4_state->ptr0_offset[0]]);
|
|
|
|
/* Also update the CPU-side dlist copy, so that any later
|
|
* atomic updates that don't do a new modeset on our plane
|
|
* also use our updated address.
|
|
*/
|
|
- vc4_state->dlist[vc4_state->ptr0_offset] = addr;
|
|
+ vc4_state->dlist[vc4_state->ptr0_offset[0]] = addr;
|
|
|
|
drm_dev_exit(idx);
|
|
}
|
|
@@ -1517,8 +1517,8 @@ static void vc4_plane_atomic_async_updat
|
|
new_vc4_state->dlist[vc4_state->pos0_offset];
|
|
vc4_state->dlist[vc4_state->pos2_offset] =
|
|
new_vc4_state->dlist[vc4_state->pos2_offset];
|
|
- vc4_state->dlist[vc4_state->ptr0_offset] =
|
|
- new_vc4_state->dlist[vc4_state->ptr0_offset];
|
|
+ vc4_state->dlist[vc4_state->ptr0_offset[0]] =
|
|
+ new_vc4_state->dlist[vc4_state->ptr0_offset[0]];
|
|
|
|
/* Note that we can't just call vc4_plane_write_dlist()
|
|
* because that would smash the context data that the HVS is
|
|
@@ -1528,8 +1528,8 @@ static void vc4_plane_atomic_async_updat
|
|
&vc4_state->hw_dlist[vc4_state->pos0_offset]);
|
|
writel(vc4_state->dlist[vc4_state->pos2_offset],
|
|
&vc4_state->hw_dlist[vc4_state->pos2_offset]);
|
|
- writel(vc4_state->dlist[vc4_state->ptr0_offset],
|
|
- &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
|
|
+ writel(vc4_state->dlist[vc4_state->ptr0_offset[0]],
|
|
+ &vc4_state->hw_dlist[vc4_state->ptr0_offset[0]]);
|
|
|
|
drm_dev_exit(idx);
|
|
}
|
|
@@ -1556,7 +1556,7 @@ static int vc4_plane_atomic_async_check(
|
|
if (old_vc4_state->dlist_count != new_vc4_state->dlist_count ||
|
|
old_vc4_state->pos0_offset != new_vc4_state->pos0_offset ||
|
|
old_vc4_state->pos2_offset != new_vc4_state->pos2_offset ||
|
|
- old_vc4_state->ptr0_offset != new_vc4_state->ptr0_offset ||
|
|
+ old_vc4_state->ptr0_offset[0] != new_vc4_state->ptr0_offset[0] ||
|
|
vc4_lbm_size(plane->state) != vc4_lbm_size(new_plane_state))
|
|
return -EINVAL;
|
|
|
|
@@ -1566,7 +1566,7 @@ static int vc4_plane_atomic_async_check(
|
|
for (i = 0; i < new_vc4_state->dlist_count; i++) {
|
|
if (i == new_vc4_state->pos0_offset ||
|
|
i == new_vc4_state->pos2_offset ||
|
|
- i == new_vc4_state->ptr0_offset ||
|
|
+ i == new_vc4_state->ptr0_offset[0] ||
|
|
(new_vc4_state->lbm_offset &&
|
|
i == new_vc4_state->lbm_offset))
|
|
continue;
|