mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-27 01:11:14 +00:00
dceb5938f8
Changelog: https://cdn.kernel.org/pub/linux/kernel/v6.x/ChangeLog-6.6.29 Removed upstreamed: generic/backport-6.6/740-v6.9-01-netfilter-flowtable-validate-pppoe-header.patch[1] generic/backport-6.6/740-v6.9-02-netfilter-flowtable-incorrect-pppoe-tuple.patch[2] generic/backport-6.6/790-29-v6.9-net-dsa-mt7530-fix-improper-frames-on-all-25MHz-and-.patch[3] generic/backport-6.6/790-31-v6.10-net-dsa-mt7530-fix-enabling-EEE-on-MT7531-switch-on-.patch[4] generic/backport-6.6/790-34-v6.10-net-dsa-mt7530-fix-mirroring-frames-received-on-loca.patch[5] generic/backport-6.6/790-35-v6.10-net-dsa-mt7530-fix-port-mirroring-for-MT7988-SoC-swi.patch[6] mediatek/patches-6.6/963-net-ethernet-mtk_eth_soc-fix-WED-wifi-reset.patch[7] Manually rebased: generic/backport-6.6/790-23-v6.9-net-dsa-mt7530-get-rid-of-priv-info-cpu_port_config.patch All other patches automatically rebased. 1. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.29&id=a2471d271042ea18e8a6babc132a8716bb2f08b9 2. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.29&id=4ed82dd368ad883dc4284292937b882f044e625d 3. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.29&id=21b9d89d93422221cdda1b82fd075fa3c94a11d9 4. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.29&id=bd41ee1efd478852a0882ce5f136bc2b5e83eff2 5. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.29&id=d1be3960539249a8690ed09a29d0e3bf34189dd2 6. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.29&id=f8de1b6208bf71bd3102548d33dd8475573ad2ea 7. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.29&id=6855f724f19620c3ddff57c349e0abba797475b1 Build system: x86/64 Build-tested: x86/64/AMD Cezanne, flogic/xiaomi_redmi-router-ax6000-ubootmod, ramips/tplink_archer-a6-v3 Run-tested: x86/64/AMD Cezanne, flogic/xiaomi_redmi-router-ax6000-ubootmod, ramips/tplink_archer-a6-v3 Signed-off-by: John Audia <therealgraysky@proton.me>
134 lines
4.5 KiB
Diff
134 lines
4.5 KiB
Diff
From c91b7fb8fbb2e18ebb497e67f4252cec78e3a29b Mon Sep 17 00:00:00 2001
|
||
From: =?UTF-8?q?Ar=C4=B1n=C3=A7=20=C3=9CNAL?= <arinc.unal@arinc9.com>
|
||
Date: Mon, 22 Jan 2024 08:35:55 +0300
|
||
Subject: [PATCH 08/30] net: dsa: mt7530: improve comments regarding switch
|
||
ports
|
||
MIME-Version: 1.0
|
||
Content-Type: text/plain; charset=UTF-8
|
||
Content-Transfer-Encoding: 8bit
|
||
|
||
There's no logic to numerically order the CPU ports. Just state the port
|
||
number instead.
|
||
|
||
Remove the irrelevant PHY muxing information from
|
||
mt7530_mac_port_get_caps(). Explain the supported MII modes instead.
|
||
|
||
Remove the out of place PHY muxing information from
|
||
mt753x_phylink_mac_config(). The function is for MT7530, MT7531, and the
|
||
switch on the MT7988 SoC but there's no PHY muxing on MT7531 or the switch
|
||
on the MT7988 SoC.
|
||
|
||
These comments were gradually introduced with the commits below.
|
||
commit ca366d6c889b ("net: dsa: mt7530: Convert to PHYLINK API")
|
||
commit 38f790a80560 ("net: dsa: mt7530: Add support for port 5")
|
||
commit 88bdef8be9f6 ("net: dsa: mt7530: Extend device data ready for adding
|
||
a new hardware")
|
||
commit c288575f7810 ("net: dsa: mt7530: Add the support of MT7531 switch")
|
||
|
||
Signed-off-by: Arınç ÜNAL <arinc.unal@arinc9.com>
|
||
Acked-by: Daniel Golle <daniel@makrotopia.org>
|
||
Reviewed-by: Andrew Lunn <andrew@lunn.ch>
|
||
Reviewed-by: Vladimir Oltean <olteanv@gmail.com>
|
||
Link: https://lore.kernel.org/r/20240122-for-netnext-mt7530-improvements-1-v3-4-042401f2b279@arinc9.com
|
||
Signed-off-by: Jakub Kicinski <kuba@kernel.org>
|
||
---
|
||
drivers/net/dsa/mt7530.c | 30 ++++++++++++++++++++----------
|
||
1 file changed, 20 insertions(+), 10 deletions(-)
|
||
|
||
--- a/drivers/net/dsa/mt7530.c
|
||
+++ b/drivers/net/dsa/mt7530.c
|
||
@@ -2751,12 +2751,14 @@ static void mt7530_mac_port_get_caps(str
|
||
struct phylink_config *config)
|
||
{
|
||
switch (port) {
|
||
- case 0 ... 4: /* Internal phy */
|
||
+ /* Ports which are connected to switch PHYs. There is no MII pinout. */
|
||
+ case 0 ... 4:
|
||
__set_bit(PHY_INTERFACE_MODE_GMII,
|
||
config->supported_interfaces);
|
||
break;
|
||
|
||
- case 5: /* 2nd cpu port with phy of port 0 or 4 / external phy */
|
||
+ /* Port 5 supports rgmii with delays, mii, and gmii. */
|
||
+ case 5:
|
||
phy_interface_set_rgmii(config->supported_interfaces);
|
||
__set_bit(PHY_INTERFACE_MODE_MII,
|
||
config->supported_interfaces);
|
||
@@ -2764,7 +2766,8 @@ static void mt7530_mac_port_get_caps(str
|
||
config->supported_interfaces);
|
||
break;
|
||
|
||
- case 6: /* 1st cpu port */
|
||
+ /* Port 6 supports rgmii and trgmii. */
|
||
+ case 6:
|
||
__set_bit(PHY_INTERFACE_MODE_RGMII,
|
||
config->supported_interfaces);
|
||
__set_bit(PHY_INTERFACE_MODE_TRGMII,
|
||
@@ -2779,19 +2782,24 @@ static void mt7531_mac_port_get_caps(str
|
||
struct mt7530_priv *priv = ds->priv;
|
||
|
||
switch (port) {
|
||
- case 0 ... 4: /* Internal phy */
|
||
+ /* Ports which are connected to switch PHYs. There is no MII pinout. */
|
||
+ case 0 ... 4:
|
||
__set_bit(PHY_INTERFACE_MODE_GMII,
|
||
config->supported_interfaces);
|
||
break;
|
||
|
||
- case 5: /* 2nd cpu port supports either rgmii or sgmii/8023z */
|
||
+ /* Port 5 supports rgmii with delays on MT7531BE, sgmii/802.3z on
|
||
+ * MT7531AE.
|
||
+ */
|
||
+ case 5:
|
||
if (!priv->p5_sgmii) {
|
||
phy_interface_set_rgmii(config->supported_interfaces);
|
||
break;
|
||
}
|
||
fallthrough;
|
||
|
||
- case 6: /* 1st cpu port supports sgmii/8023z only */
|
||
+ /* Port 6 supports sgmii/802.3z. */
|
||
+ case 6:
|
||
__set_bit(PHY_INTERFACE_MODE_SGMII,
|
||
config->supported_interfaces);
|
||
__set_bit(PHY_INTERFACE_MODE_1000BASEX,
|
||
@@ -2810,11 +2818,13 @@ static void mt7988_mac_port_get_caps(str
|
||
phy_interface_zero(config->supported_interfaces);
|
||
|
||
switch (port) {
|
||
- case 0 ... 4: /* Internal phy */
|
||
+ /* Ports which are connected to switch PHYs. There is no MII pinout. */
|
||
+ case 0 ... 4:
|
||
__set_bit(PHY_INTERFACE_MODE_INTERNAL,
|
||
config->supported_interfaces);
|
||
break;
|
||
|
||
+ /* Port 6 is connected to SoC's XGMII MAC. There is no MII pinout. */
|
||
case 6:
|
||
__set_bit(PHY_INTERFACE_MODE_INTERNAL,
|
||
config->supported_interfaces);
|
||
@@ -2978,12 +2988,12 @@ mt753x_phylink_mac_config(struct dsa_swi
|
||
u32 mcr_cur, mcr_new;
|
||
|
||
switch (port) {
|
||
- case 0 ... 4: /* Internal phy */
|
||
+ case 0 ... 4:
|
||
if (state->interface != PHY_INTERFACE_MODE_GMII &&
|
||
state->interface != PHY_INTERFACE_MODE_INTERNAL)
|
||
goto unsupported;
|
||
break;
|
||
- case 5: /* 2nd cpu port with phy of port 0 or 4 / external phy */
|
||
+ case 5:
|
||
if (priv->p5_interface == state->interface)
|
||
break;
|
||
|
||
@@ -2993,7 +3003,7 @@ mt753x_phylink_mac_config(struct dsa_swi
|
||
if (priv->p5_intf_sel != P5_DISABLED)
|
||
priv->p5_interface = state->interface;
|
||
break;
|
||
- case 6: /* 1st cpu port */
|
||
+ case 6:
|
||
if (priv->p6_interface == state->interface)
|
||
break;
|
||
|