mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-26 00:41:17 +00:00
9e86e0b33b
Changelogs: https://cdn.kernel.org/pub/linux/kernel/v6.x/ChangeLog-6.1.67 https://cdn.kernel.org/pub/linux/kernel/v6.x/ChangeLog-6.1.68 https://cdn.kernel.org/pub/linux/kernel/v6.x/ChangeLog-6.1.69 Upstreamed patches: target/linux/generic/backport-6.1/740-v6.9-01-netfilter-flowtable-validate-pppoe-header.patch [1] target/linux/generic/backport-6.1/740-v6.9-02-netfilter-flowtable-incorrect-pppoe-tuple.patch [2] target/linux/generic/backport-6.1/790-48-STABLE-net-dsa-mt7530-trap-link-local-frames-regardless-of-.patch [3] target/linux/generic/backport-6.1/790-50-v6.10-net-dsa-mt7530-fix-mirroring-frames-received-on-loca.patch [4] target/linux/generic/backport-6.1/790-16-v6.4-net-dsa-mt7530-set-all-CPU-ports-in-MT7531_CPU_PMAP.patch [5] target/linux/generic/backport-6.1/790-46-v6.9-net-dsa-mt7530-fix-improper-frames-on-all-25MHz-and-.patch [6] target/linux/generic/backport-6.1/790-47-v6.10-net-dsa-mt7530-fix-enabling-EEE-on-MT7531-switch-on-.patch [7] target/linux/mediatek/patches-6.1/220-v6.3-clk-mediatek-clk-gate-Propagate-struct-device-with-m.patch [8] target/linux/mediatek/patches-6.1/222-v6.3-clk-mediatek-clk-mtk-Propagate-struct-device-for-com.patch [9] target/linux/mediatek/patches-6.1/223-v6.3-clk-mediatek-clk-mux-Propagate-struct-device-for-mtk.patch [10] target/linux/mediatek/patches-6.1/226-v6.3-clk-mediatek-clk-mtk-Extend-mtk_clk_simple_probe.patch [11] Symbol changes: MITIGATION_SPECTRE_BHI (new) [12] SPECTRE_BHI_{ON,OFF} (deprecated) [12] References: [1] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=8bf7c76a2a207ca2b4cfda0a279192adf27678d7 [2] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=f1c3c61701a0b12f4906152c1626a5de580ea3d2 [3] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=19643bf8c9b5bb5eea5163bf2f6a3eee6fb5b99b [4] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=e86c9db58eba290e858e2bb80efcde9e3973a5ef [5] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=013c787d231188a6408e2991150d3c9bf9a2aa0b [6] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=41a004ffba9b1fd8a5a7128ebd0dfa3ed39c3316 [7] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=7d51db455ca03e5270cc585a75a674abd063fa6c [8] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=082b831488a41257b7ac7ffa1d80a0b60d98394d [9] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=6f5f72a684a2823f21efbfd20c7e4b528c44a781 [10] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=a4fe8813a7868ba5867e42e60de7a2b8baac30ff [11] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=c1d87d56af063c87961511ee25f6b07a5676d27d [12] https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.1.89&id=d844df110084ef8bd950a52194865f3f63b561ca Signed-off-by: Shiji Yang <yangshiji66@qq.com>
134 lines
4.5 KiB
Diff
134 lines
4.5 KiB
Diff
From 0dcde4c1e7c47822a6b00d6f96b7f19e51536026 Mon Sep 17 00:00:00 2001
|
||
From: =?UTF-8?q?Ar=C4=B1n=C3=A7=20=C3=9CNAL?= <arinc.unal@arinc9.com>
|
||
Date: Mon, 22 Jan 2024 08:35:55 +0300
|
||
Subject: [PATCH 26/48] net: dsa: mt7530: improve comments regarding switch
|
||
ports
|
||
MIME-Version: 1.0
|
||
Content-Type: text/plain; charset=UTF-8
|
||
Content-Transfer-Encoding: 8bit
|
||
|
||
There's no logic to numerically order the CPU ports. Just state the port
|
||
number instead.
|
||
|
||
Remove the irrelevant PHY muxing information from
|
||
mt7530_mac_port_get_caps(). Explain the supported MII modes instead.
|
||
|
||
Remove the out of place PHY muxing information from
|
||
mt753x_phylink_mac_config(). The function is for MT7530, MT7531, and the
|
||
switch on the MT7988 SoC but there's no PHY muxing on MT7531 or the switch
|
||
on the MT7988 SoC.
|
||
|
||
These comments were gradually introduced with the commits below.
|
||
commit ca366d6c889b ("net: dsa: mt7530: Convert to PHYLINK API")
|
||
commit 38f790a80560 ("net: dsa: mt7530: Add support for port 5")
|
||
commit 88bdef8be9f6 ("net: dsa: mt7530: Extend device data ready for adding
|
||
a new hardware")
|
||
commit c288575f7810 ("net: dsa: mt7530: Add the support of MT7531 switch")
|
||
|
||
Signed-off-by: Arınç ÜNAL <arinc.unal@arinc9.com>
|
||
Acked-by: Daniel Golle <daniel@makrotopia.org>
|
||
Reviewed-by: Andrew Lunn <andrew@lunn.ch>
|
||
Reviewed-by: Vladimir Oltean <olteanv@gmail.com>
|
||
Link: https://lore.kernel.org/r/20240122-for-netnext-mt7530-improvements-1-v3-4-042401f2b279@arinc9.com
|
||
Signed-off-by: Jakub Kicinski <kuba@kernel.org>
|
||
---
|
||
drivers/net/dsa/mt7530.c | 30 ++++++++++++++++++++----------
|
||
1 file changed, 20 insertions(+), 10 deletions(-)
|
||
|
||
--- a/drivers/net/dsa/mt7530.c
|
||
+++ b/drivers/net/dsa/mt7530.c
|
||
@@ -2754,12 +2754,14 @@ static void mt7530_mac_port_get_caps(str
|
||
struct phylink_config *config)
|
||
{
|
||
switch (port) {
|
||
- case 0 ... 4: /* Internal phy */
|
||
+ /* Ports which are connected to switch PHYs. There is no MII pinout. */
|
||
+ case 0 ... 4:
|
||
__set_bit(PHY_INTERFACE_MODE_GMII,
|
||
config->supported_interfaces);
|
||
break;
|
||
|
||
- case 5: /* 2nd cpu port with phy of port 0 or 4 / external phy */
|
||
+ /* Port 5 supports rgmii with delays, mii, and gmii. */
|
||
+ case 5:
|
||
phy_interface_set_rgmii(config->supported_interfaces);
|
||
__set_bit(PHY_INTERFACE_MODE_MII,
|
||
config->supported_interfaces);
|
||
@@ -2767,7 +2769,8 @@ static void mt7530_mac_port_get_caps(str
|
||
config->supported_interfaces);
|
||
break;
|
||
|
||
- case 6: /* 1st cpu port */
|
||
+ /* Port 6 supports rgmii and trgmii. */
|
||
+ case 6:
|
||
__set_bit(PHY_INTERFACE_MODE_RGMII,
|
||
config->supported_interfaces);
|
||
__set_bit(PHY_INTERFACE_MODE_TRGMII,
|
||
@@ -2782,19 +2785,24 @@ static void mt7531_mac_port_get_caps(str
|
||
struct mt7530_priv *priv = ds->priv;
|
||
|
||
switch (port) {
|
||
- case 0 ... 4: /* Internal phy */
|
||
+ /* Ports which are connected to switch PHYs. There is no MII pinout. */
|
||
+ case 0 ... 4:
|
||
__set_bit(PHY_INTERFACE_MODE_GMII,
|
||
config->supported_interfaces);
|
||
break;
|
||
|
||
- case 5: /* 2nd cpu port supports either rgmii or sgmii/8023z */
|
||
+ /* Port 5 supports rgmii with delays on MT7531BE, sgmii/802.3z on
|
||
+ * MT7531AE.
|
||
+ */
|
||
+ case 5:
|
||
if (!priv->p5_sgmii) {
|
||
phy_interface_set_rgmii(config->supported_interfaces);
|
||
break;
|
||
}
|
||
fallthrough;
|
||
|
||
- case 6: /* 1st cpu port supports sgmii/8023z only */
|
||
+ /* Port 6 supports sgmii/802.3z. */
|
||
+ case 6:
|
||
__set_bit(PHY_INTERFACE_MODE_SGMII,
|
||
config->supported_interfaces);
|
||
__set_bit(PHY_INTERFACE_MODE_1000BASEX,
|
||
@@ -2813,11 +2821,13 @@ static void mt7988_mac_port_get_caps(str
|
||
phy_interface_zero(config->supported_interfaces);
|
||
|
||
switch (port) {
|
||
- case 0 ... 4: /* Internal phy */
|
||
+ /* Ports which are connected to switch PHYs. There is no MII pinout. */
|
||
+ case 0 ... 4:
|
||
__set_bit(PHY_INTERFACE_MODE_INTERNAL,
|
||
config->supported_interfaces);
|
||
break;
|
||
|
||
+ /* Port 6 is connected to SoC's XGMII MAC. There is no MII pinout. */
|
||
case 6:
|
||
__set_bit(PHY_INTERFACE_MODE_INTERNAL,
|
||
config->supported_interfaces);
|
||
@@ -2981,12 +2991,12 @@ mt753x_phylink_mac_config(struct dsa_swi
|
||
u32 mcr_cur, mcr_new;
|
||
|
||
switch (port) {
|
||
- case 0 ... 4: /* Internal phy */
|
||
+ case 0 ... 4:
|
||
if (state->interface != PHY_INTERFACE_MODE_GMII &&
|
||
state->interface != PHY_INTERFACE_MODE_INTERNAL)
|
||
goto unsupported;
|
||
break;
|
||
- case 5: /* 2nd cpu port with phy of port 0 or 4 / external phy */
|
||
+ case 5:
|
||
if (priv->p5_interface == state->interface)
|
||
break;
|
||
|
||
@@ -2996,7 +3006,7 @@ mt753x_phylink_mac_config(struct dsa_swi
|
||
if (priv->p5_intf_sel != P5_DISABLED)
|
||
priv->p5_interface = state->interface;
|
||
break;
|
||
- case 6: /* 1st cpu port */
|
||
+ case 6:
|
||
if (priv->p6_interface == state->interface)
|
||
break;
|
||
|