mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-27 01:11:14 +00:00
d442790bbf
Currently, IPQ807x is using CPUFreq NVMEM for dealing with different SoC SKU-s having different frequency limits, and we are keeping the patches for it in ipq807x target. However, we managed to upstream a big cleanup of the driver in order to make it possible for other SMEM based targets to be added to CPUFreq NVMEM. IPQ806x will be using CPUFreq NVMEM and depends on these changes as well, so lets put them in generic backport to avoid code duplication. This replaces the older patches in ipq807x. Signed-off-by: Robert Marko <robimarko@gmail.com>
172 lines
4.3 KiB
Diff
172 lines
4.3 KiB
Diff
From 7cbff3c3f867ff3b24de674f44ca03f54e416a37 Mon Sep 17 00:00:00 2001
|
|
From: Robert Marko <robimarko@gmail.com>
|
|
Date: Sat, 31 Dec 2022 00:27:42 +0100
|
|
Subject: [PATCH] soc: qcom: socinfo: move SMEM item struct and defines to a
|
|
header
|
|
|
|
Move SMEM item struct and related defines to a header in order to be able
|
|
to reuse them in the Qualcomm NVMEM CPUFreq driver instead of duplicating
|
|
them.
|
|
|
|
Signed-off-by: Robert Marko <robimarko@gmail.com>
|
|
Reviewed-by: Konrad Dybcio <konrad.dybcio@linaro.org>
|
|
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
|
|
Link: https://lore.kernel.org/r/20230526204802.3081168-1-robimarko@gmail.com
|
|
---
|
|
drivers/soc/qcom/socinfo.c | 58 +--------------------------
|
|
include/linux/soc/qcom/socinfo.h | 67 ++++++++++++++++++++++++++++++++
|
|
2 files changed, 68 insertions(+), 57 deletions(-)
|
|
create mode 100644 include/linux/soc/qcom/socinfo.h
|
|
|
|
--- a/drivers/soc/qcom/socinfo.c
|
|
+++ b/drivers/soc/qcom/socinfo.c
|
|
@@ -11,6 +11,7 @@
|
|
#include <linux/random.h>
|
|
#include <linux/slab.h>
|
|
#include <linux/soc/qcom/smem.h>
|
|
+#include <linux/soc/qcom/socinfo.h>
|
|
#include <linux/string.h>
|
|
#include <linux/sys_soc.h>
|
|
#include <linux/types.h>
|
|
@@ -25,15 +26,6 @@
|
|
#define SOCINFO_MINOR(ver) ((ver) & 0xffff)
|
|
#define SOCINFO_VERSION(maj, min) ((((maj) & 0xffff) << 16)|((min) & 0xffff))
|
|
|
|
-#define SMEM_SOCINFO_BUILD_ID_LENGTH 32
|
|
-#define SMEM_SOCINFO_CHIP_ID_LENGTH 32
|
|
-
|
|
-/*
|
|
- * SMEM item id, used to acquire handles to respective
|
|
- * SMEM region.
|
|
- */
|
|
-#define SMEM_HW_SW_BUILD_ID 137
|
|
-
|
|
#ifdef CONFIG_DEBUG_FS
|
|
#define SMEM_IMAGE_VERSION_BLOCKS_COUNT 32
|
|
#define SMEM_IMAGE_VERSION_SIZE 4096
|
|
@@ -116,54 +108,6 @@ static const char *const pmic_models[] =
|
|
};
|
|
#endif /* CONFIG_DEBUG_FS */
|
|
|
|
-/* Socinfo SMEM item structure */
|
|
-struct socinfo {
|
|
- __le32 fmt;
|
|
- __le32 id;
|
|
- __le32 ver;
|
|
- char build_id[SMEM_SOCINFO_BUILD_ID_LENGTH];
|
|
- /* Version 2 */
|
|
- __le32 raw_id;
|
|
- __le32 raw_ver;
|
|
- /* Version 3 */
|
|
- __le32 hw_plat;
|
|
- /* Version 4 */
|
|
- __le32 plat_ver;
|
|
- /* Version 5 */
|
|
- __le32 accessory_chip;
|
|
- /* Version 6 */
|
|
- __le32 hw_plat_subtype;
|
|
- /* Version 7 */
|
|
- __le32 pmic_model;
|
|
- __le32 pmic_die_rev;
|
|
- /* Version 8 */
|
|
- __le32 pmic_model_1;
|
|
- __le32 pmic_die_rev_1;
|
|
- __le32 pmic_model_2;
|
|
- __le32 pmic_die_rev_2;
|
|
- /* Version 9 */
|
|
- __le32 foundry_id;
|
|
- /* Version 10 */
|
|
- __le32 serial_num;
|
|
- /* Version 11 */
|
|
- __le32 num_pmics;
|
|
- __le32 pmic_array_offset;
|
|
- /* Version 12 */
|
|
- __le32 chip_family;
|
|
- __le32 raw_device_family;
|
|
- __le32 raw_device_num;
|
|
- /* Version 13 */
|
|
- __le32 nproduct_id;
|
|
- char chip_id[SMEM_SOCINFO_CHIP_ID_LENGTH];
|
|
- /* Version 14 */
|
|
- __le32 num_clusters;
|
|
- __le32 ncluster_array_offset;
|
|
- __le32 num_defective_parts;
|
|
- __le32 ndefective_parts_array_offset;
|
|
- /* Version 15 */
|
|
- __le32 nmodem_supported;
|
|
-};
|
|
-
|
|
#ifdef CONFIG_DEBUG_FS
|
|
struct socinfo_params {
|
|
u32 raw_device_family;
|
|
--- /dev/null
|
|
+++ b/include/linux/soc/qcom/socinfo.h
|
|
@@ -0,0 +1,67 @@
|
|
+// SPDX-License-Identifier: GPL-2.0
|
|
+/*
|
|
+ * Copyright (c) 2009-2017, The Linux Foundation. All rights reserved.
|
|
+ * Copyright (c) 2017-2019, Linaro Ltd.
|
|
+ */
|
|
+
|
|
+#ifndef __QCOM_SOCINFO_H__
|
|
+#define __QCOM_SOCINFO_H__
|
|
+
|
|
+/*
|
|
+ * SMEM item id, used to acquire handles to respective
|
|
+ * SMEM region.
|
|
+ */
|
|
+#define SMEM_HW_SW_BUILD_ID 137
|
|
+
|
|
+#define SMEM_SOCINFO_BUILD_ID_LENGTH 32
|
|
+#define SMEM_SOCINFO_CHIP_ID_LENGTH 32
|
|
+
|
|
+/* Socinfo SMEM item structure */
|
|
+struct socinfo {
|
|
+ __le32 fmt;
|
|
+ __le32 id;
|
|
+ __le32 ver;
|
|
+ char build_id[SMEM_SOCINFO_BUILD_ID_LENGTH];
|
|
+ /* Version 2 */
|
|
+ __le32 raw_id;
|
|
+ __le32 raw_ver;
|
|
+ /* Version 3 */
|
|
+ __le32 hw_plat;
|
|
+ /* Version 4 */
|
|
+ __le32 plat_ver;
|
|
+ /* Version 5 */
|
|
+ __le32 accessory_chip;
|
|
+ /* Version 6 */
|
|
+ __le32 hw_plat_subtype;
|
|
+ /* Version 7 */
|
|
+ __le32 pmic_model;
|
|
+ __le32 pmic_die_rev;
|
|
+ /* Version 8 */
|
|
+ __le32 pmic_model_1;
|
|
+ __le32 pmic_die_rev_1;
|
|
+ __le32 pmic_model_2;
|
|
+ __le32 pmic_die_rev_2;
|
|
+ /* Version 9 */
|
|
+ __le32 foundry_id;
|
|
+ /* Version 10 */
|
|
+ __le32 serial_num;
|
|
+ /* Version 11 */
|
|
+ __le32 num_pmics;
|
|
+ __le32 pmic_array_offset;
|
|
+ /* Version 12 */
|
|
+ __le32 chip_family;
|
|
+ __le32 raw_device_family;
|
|
+ __le32 raw_device_num;
|
|
+ /* Version 13 */
|
|
+ __le32 nproduct_id;
|
|
+ char chip_id[SMEM_SOCINFO_CHIP_ID_LENGTH];
|
|
+ /* Version 14 */
|
|
+ __le32 num_clusters;
|
|
+ __le32 ncluster_array_offset;
|
|
+ __le32 num_defective_parts;
|
|
+ __le32 ndefective_parts_array_offset;
|
|
+ /* Version 15 */
|
|
+ __le32 nmodem_supported;
|
|
+};
|
|
+
|
|
+#endif
|