mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-28 01:28:59 +00:00
6876465875
Set the PHY base address to 12 for mt7530 and 8 for others,
which is based on the default setting for some devices
from printing the register with the following command
after it is written to by uboot during the boot cycle.
`md 0x10117014 1`
PHY_BASE option only uses 5 bits of the register,
bits 16 to 20, so use 8-bit integer type.
Set the option using the DTS property mediatek,ephy-base
and create the gsw node if missing.
Also, added a kernel message to display the EPHY base address.
Note:
If anything is written to a PHY address that is greater than 1 hex char (greater than 0xf)
then there is adverse effects with Atheros switches.
Signed-off-by: Michael Pratt <mcpratt@pm.me>
(cherry picked from commit 0976b6c426
)
117 lines
2.0 KiB
Plaintext
117 lines
2.0 KiB
Plaintext
#include "mt7620a_lenovo_newifi-y1.dtsi"
|
|
|
|
/ {
|
|
compatible = "lenovo,newifi-y1s", "lenovo,newifi-y1", "ralink,mt7620a-soc";
|
|
model = "Lenovo Y1S";
|
|
|
|
aliases {
|
|
led-boot = &led_power_blue;
|
|
led-failsafe = &led_power_blue;
|
|
led-running = &led_power_blue;
|
|
led-upgrade = &led_power_blue;
|
|
label-mac-device = ðernet;
|
|
};
|
|
|
|
gpio_export {
|
|
compatible = "gpio-export";
|
|
#size-cells = <0>;
|
|
|
|
usb0 {
|
|
gpio-export,name = "usb0";
|
|
gpio-export,output = <1>;
|
|
gpios = <&gpio2 14 GPIO_ACTIVE_HIGH>;
|
|
};
|
|
usb1 {
|
|
gpio-export,name = "usb1";
|
|
gpio-export,output = <1>;
|
|
gpios = <&gpio2 15 GPIO_ACTIVE_HIGH>;
|
|
};
|
|
usb2 {
|
|
gpio-export,name = "usb2";
|
|
gpio-export,output = <1>;
|
|
gpios = <&gpio2 16 GPIO_ACTIVE_HIGH>;
|
|
};
|
|
};
|
|
|
|
leds {
|
|
compatible = "gpio-leds";
|
|
|
|
power1 {
|
|
label = "yellow:power";
|
|
gpios = <&gpio0 14 GPIO_ACTIVE_LOW>;
|
|
};
|
|
|
|
led_power_blue: power2 {
|
|
label = "blue:power";
|
|
gpios = <&gpio0 9 GPIO_ACTIVE_LOW>;
|
|
};
|
|
|
|
wlan1 {
|
|
label = "yellow:wifi";
|
|
gpios = <&gpio3 0 GPIO_ACTIVE_LOW>;
|
|
};
|
|
|
|
wlan2 {
|
|
label = "blue:wifi";
|
|
gpios = <&gpio2 10 GPIO_ACTIVE_LOW>;
|
|
};
|
|
|
|
usb1 {
|
|
label = "yellow:usb";
|
|
gpios = <&gpio2 13 GPIO_ACTIVE_LOW>;
|
|
};
|
|
|
|
usb2 {
|
|
label = "blue:usb";
|
|
gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
|
|
trigger-sources = <&ohci_port1>, <&ehci_port1>;
|
|
linux,default-trigger = "usbport";
|
|
};
|
|
|
|
internet {
|
|
label = "blue:internet";
|
|
gpios = <&gpio2 11 GPIO_ACTIVE_LOW>;
|
|
};
|
|
};
|
|
};
|
|
|
|
ðernet {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&rgmii1_pins &rgmii2_pins &mdio_pins>;
|
|
|
|
mtd-mac-address = <&factory 0x28>;
|
|
|
|
mediatek,portmap = "wllll";
|
|
|
|
port@4 {
|
|
status = "okay";
|
|
phy-handle = <&phy4>;
|
|
phy-mode = "rgmii";
|
|
};
|
|
|
|
port@5 {
|
|
status = "okay";
|
|
phy-handle = <&phy5>;
|
|
phy-mode = "rgmii";
|
|
};
|
|
|
|
mdio-bus {
|
|
status = "okay";
|
|
|
|
phy4: ethernet-phy@4 {
|
|
reg = <4>;
|
|
phy-mode = "rgmii";
|
|
};
|
|
|
|
phy5: ethernet-phy@5 {
|
|
reg = <5>;
|
|
phy-mode = "rgmii";
|
|
};
|
|
};
|
|
};
|
|
|
|
&gsw {
|
|
mediatek,port4-gmac;
|
|
mediatek,ephy-base = /bits/ 8 <8>;
|
|
};
|