mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-27 09:12:39 +00:00
6b1cd3e345
Manually rebased: bcm27xx/patches-5.10/950-1031-net-lan78xx-Ack-pending-PHY-ints-when-resetting.patch Removed upstreamed: mvebu/patches-5.10/101-cpufreq-armada-37xx-forbid-cpufreq-for-1.2-GHz-variant.patch All other patches automatically rebased. Build system: x86_64 Build-tested: bcm2711/RPi4B Run-tested: bcm2711/RPi4B No dmesg regressions, everything functional Signed-off-by: John Audia <graysky@archlinux.us>
196 lines
5.8 KiB
Diff
196 lines
5.8 KiB
Diff
From f9924caf5d952594b2d912e2ec318189ce64cf04 Mon Sep 17 00:00:00 2001
|
|
From: Chunfeng Yun <chunfeng.yun@mediatek.com>
|
|
Date: Fri, 25 Dec 2020 15:52:55 +0800
|
|
Subject: [PATCH] dt-bindings: usb: convert mediatek, musb.txt to YAML schema
|
|
|
|
Convert mediatek,musb.txt to YAML schema mediatek,musb.yaml
|
|
|
|
Cc: Min Guo <min.guo@mediatek.com>
|
|
Reviewed-by: Rob Herring <robh@kernel.org>
|
|
Signed-off-by: Chunfeng Yun <chunfeng.yun@mediatek.com>
|
|
Link: https://lore.kernel.org/r/20201225075258.33352-8-chunfeng.yun@mediatek.com
|
|
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
|
|
---
|
|
.../devicetree/bindings/usb/mediatek,musb.txt | 57 ---------
|
|
.../bindings/usb/mediatek,musb.yaml | 113 ++++++++++++++++++
|
|
2 files changed, 113 insertions(+), 57 deletions(-)
|
|
delete mode 100644 Documentation/devicetree/bindings/usb/mediatek,musb.txt
|
|
create mode 100644 Documentation/devicetree/bindings/usb/mediatek,musb.yaml
|
|
|
|
--- a/Documentation/devicetree/bindings/usb/mediatek,musb.txt
|
|
+++ /dev/null
|
|
@@ -1,57 +0,0 @@
|
|
-MediaTek musb DRD/OTG controller
|
|
--------------------------------------------
|
|
-
|
|
-Required properties:
|
|
- - compatible : should be one of:
|
|
- "mediatek,mt2701-musb"
|
|
- ...
|
|
- followed by "mediatek,mtk-musb"
|
|
- - reg : specifies physical base address and size of
|
|
- the registers
|
|
- - interrupts : interrupt used by musb controller
|
|
- - interrupt-names : must be "mc"
|
|
- - phys : PHY specifier for the OTG phy
|
|
- - dr_mode : should be one of "host", "peripheral" or "otg",
|
|
- refer to usb/generic.txt
|
|
- - clocks : a list of phandle + clock-specifier pairs, one for
|
|
- each entry in clock-names
|
|
- - clock-names : must contain "main", "mcu", "univpll"
|
|
- for clocks of controller
|
|
-
|
|
-Optional properties:
|
|
- - power-domains : a phandle to USB power domain node to control USB's
|
|
- MTCMOS
|
|
-
|
|
-Required child nodes:
|
|
- usb connector node as defined in bindings/connector/usb-connector.yaml
|
|
-Optional properties:
|
|
- - id-gpios : input GPIO for USB ID pin.
|
|
- - vbus-gpios : input GPIO for USB VBUS pin.
|
|
- - vbus-supply : reference to the VBUS regulator, needed when supports
|
|
- dual-role mode
|
|
- - usb-role-switch : use USB Role Switch to support dual-role switch, see
|
|
- usb/generic.txt.
|
|
-
|
|
-Example:
|
|
-
|
|
-usb2: usb@11200000 {
|
|
- compatible = "mediatek,mt2701-musb",
|
|
- "mediatek,mtk-musb";
|
|
- reg = <0 0x11200000 0 0x1000>;
|
|
- interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_LOW>;
|
|
- interrupt-names = "mc";
|
|
- phys = <&u2port2 PHY_TYPE_USB2>;
|
|
- dr_mode = "otg";
|
|
- clocks = <&pericfg CLK_PERI_USB0>,
|
|
- <&pericfg CLK_PERI_USB0_MCU>,
|
|
- <&pericfg CLK_PERI_USB_SLV>;
|
|
- clock-names = "main","mcu","univpll";
|
|
- power-domains = <&scpsys MT2701_POWER_DOMAIN_IFR_MSC>;
|
|
- usb-role-switch;
|
|
- connector{
|
|
- compatible = "gpio-usb-b-connector", "usb-b-connector";
|
|
- type = "micro";
|
|
- id-gpios = <&pio 44 GPIO_ACTIVE_HIGH>;
|
|
- vbus-supply = <&usb_vbus>;
|
|
- };
|
|
-};
|
|
--- /dev/null
|
|
+++ b/Documentation/devicetree/bindings/usb/mediatek,musb.yaml
|
|
@@ -0,0 +1,113 @@
|
|
+# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
|
|
+# Copyright (c) 2020 MediaTek
|
|
+%YAML 1.2
|
|
+---
|
|
+$id: http://devicetree.org/schemas/usb/mediatek,musb.yaml#
|
|
+$schema: http://devicetree.org/meta-schemas/core.yaml#
|
|
+
|
|
+title: MediaTek MUSB DRD/OTG Controller Device Tree Bindings
|
|
+
|
|
+maintainers:
|
|
+ - Min Guo <min.guo@mediatek.com>
|
|
+
|
|
+properties:
|
|
+ $nodename:
|
|
+ pattern: '^usb@[0-9a-f]+$'
|
|
+
|
|
+ compatible:
|
|
+ items:
|
|
+ - enum:
|
|
+ - mediatek,mt2701-musb
|
|
+ - const: mediatek,mtk-musb
|
|
+
|
|
+ reg:
|
|
+ maxItems: 1
|
|
+
|
|
+ interrupts:
|
|
+ maxItems: 1
|
|
+
|
|
+ interrupt-names:
|
|
+ items:
|
|
+ - const: mc
|
|
+
|
|
+ clocks:
|
|
+ items:
|
|
+ - description: The main/core clock
|
|
+ - description: The system bus clock
|
|
+ - description: The 48Mhz clock
|
|
+
|
|
+ clock-names:
|
|
+ items:
|
|
+ - const: main
|
|
+ - const: mcu
|
|
+ - const: univpll
|
|
+
|
|
+ phys:
|
|
+ maxItems: 1
|
|
+
|
|
+ usb-role-switch:
|
|
+ $ref: /schemas/types.yaml#/definitions/flag
|
|
+ description: Support role switch. See usb/generic.txt
|
|
+ type: boolean
|
|
+
|
|
+ dr_mode:
|
|
+ enum:
|
|
+ - host
|
|
+ - otg
|
|
+ - peripheral
|
|
+
|
|
+ power-domains:
|
|
+ description: A phandle to USB power domain node to control USB's MTCMOS
|
|
+ maxItems: 1
|
|
+
|
|
+ connector:
|
|
+ $ref: /connector/usb-connector.yaml#
|
|
+ description: Connector for dual role switch
|
|
+ type: object
|
|
+
|
|
+dependencies:
|
|
+ usb-role-switch: [ 'connector' ]
|
|
+ connector: [ 'usb-role-switch' ]
|
|
+
|
|
+required:
|
|
+ - compatible
|
|
+ - reg
|
|
+ - interrupts
|
|
+ - interrupt-names
|
|
+ - phys
|
|
+ - clocks
|
|
+ - clock-names
|
|
+
|
|
+additionalProperties: false
|
|
+
|
|
+examples:
|
|
+ - |
|
|
+ #include <dt-bindings/clock/mt2701-clk.h>
|
|
+ #include <dt-bindings/gpio/gpio.h>
|
|
+ #include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
+ #include <dt-bindings/interrupt-controller/irq.h>
|
|
+ #include <dt-bindings/phy/phy.h>
|
|
+ #include <dt-bindings/power/mt2701-power.h>
|
|
+
|
|
+ usb@11200000 {
|
|
+ compatible = "mediatek,mt2701-musb", "mediatek,mtk-musb";
|
|
+ reg = <0x11200000 0x1000>;
|
|
+ interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_LOW>;
|
|
+ interrupt-names = "mc";
|
|
+ phys = <&u2port2 PHY_TYPE_USB2>;
|
|
+ dr_mode = "otg";
|
|
+ clocks = <&pericfg CLK_PERI_USB0>,
|
|
+ <&pericfg CLK_PERI_USB0_MCU>,
|
|
+ <&pericfg CLK_PERI_USB_SLV>;
|
|
+ clock-names = "main","mcu","univpll";
|
|
+ power-domains = <&scpsys MT2701_POWER_DOMAIN_IFR_MSC>;
|
|
+ usb-role-switch;
|
|
+
|
|
+ connector {
|
|
+ compatible = "gpio-usb-b-connector", "usb-b-connector";
|
|
+ type = "micro";
|
|
+ id-gpios = <&pio 44 GPIO_ACTIVE_HIGH>;
|
|
+ vbus-supply = <&usb_vbus>;
|
|
+ };
|
|
+ };
|
|
+...
|