mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-28 01:28:59 +00:00
b5f32064ed
Qualcomm Atheros IPQ807x is a modern WiSoC featuring: * Quad Core ARMv8 Cortex A-53 * @ 2.2 GHz (IPQ8072A/4A/6A/8A) Codename Hawkeye * @ 1.4 GHz (IPQ8070A/1A) Codename Acorn * Dual Band simultaneaous IEEE 802.11ax * 5G: 8x8/80 or 4x4/160MHz (IPQ8074A/8A) * 5G: 4x4/80 or 2x2/160MHz (IPQ8071A/2A/6A) * 5G: 2x2/80MHz (IPQ8070A) * 2G: 4x4/40MHz (IPQ8072A/4A/6A/8A) * 2G: 2x2/40MHz (IPQ8070A/1A) * 1x PSGMII via QCA8072/5 (Max 5x 1GbE ports) * 2x SGMII/USXGMII (1/2.5/5/10 GbE) on Hawkeye * 2x SGMII/USXGMII (1/2.5/5 GbE) on Acorn * DDR3L/4 32/16 bit up to 2400MT/s * SDIO 3.0/SD card 3.0/eMMC 5.1 * Dual USB 3.0 * One PCIe Gen2.1 and one PCIe Gen3.0 port (Single lane) * Parallel NAND (ONFI)/LCD * 6x QUP BLSP SPI/I2C/UART * I2S, PCM, and TDMA * HW PWM * 1.8V configurable GPIO * Companion PMP8074 PMIC via SPMI (GPIOS, RTC etc) Note that only v2 SOC models aka the ones ending with A suffix are supported, v1 models do not comply to the final 802.11ax and have lower clocks, lack the Gen3 PCIe etc. SoC itself has two UBI32 cores for the NSS offloading system, however currently no offloading is supported. Signed-off-by: Robert Marko <robimarko@gmail.com>
48 lines
1.6 KiB
Diff
48 lines
1.6 KiB
Diff
From e0a711bd88ba98f6ab5118d248ec84fcf495d313 Mon Sep 17 00:00:00 2001
|
|
From: Robert Marko <robimarko@gmail.com>
|
|
Date: Fri, 19 Aug 2022 00:06:26 +0200
|
|
Subject: [PATCH] clk: qcom: apss-ipq-pll: add support for IPQ8074
|
|
|
|
Add support for IPQ8074 since it uses the same PLL setup, however it uses
|
|
slightly different Alpha PLL config.
|
|
|
|
Alpha PLL config was obtained by dumping PLL registers from a running
|
|
device.
|
|
|
|
Signed-off-by: Robert Marko <robimarko@gmail.com>
|
|
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
|
|
Link: https://lore.kernel.org/r/20220818220628.339366-7-robimarko@gmail.com
|
|
---
|
|
drivers/clk/qcom/apss-ipq-pll.c | 13 +++++++++++++
|
|
1 file changed, 13 insertions(+)
|
|
|
|
--- a/drivers/clk/qcom/apss-ipq-pll.c
|
|
+++ b/drivers/clk/qcom/apss-ipq-pll.c
|
|
@@ -49,6 +49,18 @@ static const struct alpha_pll_config ipq
|
|
.test_ctl_hi_val = 0x4000,
|
|
};
|
|
|
|
+static const struct alpha_pll_config ipq8074_pll_config = {
|
|
+ .l = 0x48,
|
|
+ .config_ctl_val = 0x200d4828,
|
|
+ .config_ctl_hi_val = 0x6,
|
|
+ .early_output_mask = BIT(3),
|
|
+ .aux2_output_mask = BIT(2),
|
|
+ .aux_output_mask = BIT(1),
|
|
+ .main_output_mask = BIT(0),
|
|
+ .test_ctl_val = 0x1c000000,
|
|
+ .test_ctl_hi_val = 0x4000,
|
|
+};
|
|
+
|
|
static const struct regmap_config ipq_pll_regmap_config = {
|
|
.reg_bits = 32,
|
|
.reg_stride = 4,
|
|
@@ -89,6 +101,7 @@ static int apss_ipq_pll_probe(struct pla
|
|
|
|
static const struct of_device_id apss_ipq_pll_match_table[] = {
|
|
{ .compatible = "qcom,ipq6018-a53pll", .data = &ipq6018_pll_config },
|
|
+ { .compatible = "qcom,ipq8074-a53pll", .data = &ipq8074_pll_config },
|
|
{ }
|
|
};
|
|
MODULE_DEVICE_TABLE(of, apss_ipq_pll_match_table);
|