mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-24 15:56:49 +00:00
02629d8f87
Targets were build tested and patches are refreshed. Signed-off-by: Luka Perkov <luka@openwrt.org> SVN-Revision: 42463
301 lines
7.2 KiB
Diff
301 lines
7.2 KiB
Diff
From 3cdba35369b404875849008ea97cf1705e6060ed Mon Sep 17 00:00:00 2001
|
|
From: Kumar Gala <galak@codeaurora.org>
|
|
Date: Thu, 23 Jan 2014 14:09:54 -0600
|
|
Subject: [PATCH 001/182] ARM: dts: msm: split out msm8660 and msm8960 soc
|
|
into dts include
|
|
|
|
Pull the SoC device tree bits into their own files so other boards based
|
|
on these SoCs can include them and reduce duplication across a number of
|
|
boards.
|
|
|
|
Signed-off-by: Kumar Gala <galak@codeaurora.org>
|
|
---
|
|
arch/arm/boot/dts/qcom-msm8660-surf.dts | 59 +-------------------------
|
|
arch/arm/boot/dts/qcom-msm8660.dtsi | 63 ++++++++++++++++++++++++++++
|
|
arch/arm/boot/dts/qcom-msm8960-cdp.dts | 66 +----------------------------
|
|
arch/arm/boot/dts/qcom-msm8960.dtsi | 70 +++++++++++++++++++++++++++++++
|
|
4 files changed, 135 insertions(+), 123 deletions(-)
|
|
create mode 100644 arch/arm/boot/dts/qcom-msm8660.dtsi
|
|
create mode 100644 arch/arm/boot/dts/qcom-msm8960.dtsi
|
|
|
|
--- a/arch/arm/boot/dts/qcom-msm8660-surf.dts
|
|
+++ b/arch/arm/boot/dts/qcom-msm8660-surf.dts
|
|
@@ -1,63 +1,6 @@
|
|
-/dts-v1/;
|
|
-
|
|
-/include/ "skeleton.dtsi"
|
|
-
|
|
-#include <dt-bindings/clock/qcom,gcc-msm8660.h>
|
|
+#include "qcom-msm8660.dtsi"
|
|
|
|
/ {
|
|
model = "Qualcomm MSM8660 SURF";
|
|
compatible = "qcom,msm8660-surf", "qcom,msm8660";
|
|
- interrupt-parent = <&intc>;
|
|
-
|
|
- intc: interrupt-controller@2080000 {
|
|
- compatible = "qcom,msm-8660-qgic";
|
|
- interrupt-controller;
|
|
- #interrupt-cells = <3>;
|
|
- reg = < 0x02080000 0x1000 >,
|
|
- < 0x02081000 0x1000 >;
|
|
- };
|
|
-
|
|
- timer@2000000 {
|
|
- compatible = "qcom,scss-timer", "qcom,msm-timer";
|
|
- interrupts = <1 0 0x301>,
|
|
- <1 1 0x301>,
|
|
- <1 2 0x301>;
|
|
- reg = <0x02000000 0x100>;
|
|
- clock-frequency = <27000000>,
|
|
- <32768>;
|
|
- cpu-offset = <0x40000>;
|
|
- };
|
|
-
|
|
- msmgpio: gpio@800000 {
|
|
- compatible = "qcom,msm-gpio";
|
|
- reg = <0x00800000 0x4000>;
|
|
- gpio-controller;
|
|
- #gpio-cells = <2>;
|
|
- ngpio = <173>;
|
|
- interrupts = <0 16 0x4>;
|
|
- interrupt-controller;
|
|
- #interrupt-cells = <2>;
|
|
- };
|
|
-
|
|
- gcc: clock-controller@900000 {
|
|
- compatible = "qcom,gcc-msm8660";
|
|
- #clock-cells = <1>;
|
|
- #reset-cells = <1>;
|
|
- reg = <0x900000 0x4000>;
|
|
- };
|
|
-
|
|
- serial@19c40000 {
|
|
- compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
|
|
- reg = <0x19c40000 0x1000>,
|
|
- <0x19c00000 0x1000>;
|
|
- interrupts = <0 195 0x0>;
|
|
- clocks = <&gcc GSBI12_UART_CLK>, <&gcc GSBI12_H_CLK>;
|
|
- clock-names = "core", "iface";
|
|
- };
|
|
-
|
|
- qcom,ssbi@500000 {
|
|
- compatible = "qcom,ssbi";
|
|
- reg = <0x500000 0x1000>;
|
|
- qcom,controller-type = "pmic-arbiter";
|
|
- };
|
|
};
|
|
--- /dev/null
|
|
+++ b/arch/arm/boot/dts/qcom-msm8660.dtsi
|
|
@@ -0,0 +1,63 @@
|
|
+/dts-v1/;
|
|
+
|
|
+/include/ "skeleton.dtsi"
|
|
+
|
|
+#include <dt-bindings/clock/qcom,gcc-msm8660.h>
|
|
+
|
|
+/ {
|
|
+ model = "Qualcomm MSM8660";
|
|
+ compatible = "qcom,msm8660";
|
|
+ interrupt-parent = <&intc>;
|
|
+
|
|
+ intc: interrupt-controller@2080000 {
|
|
+ compatible = "qcom,msm-8660-qgic";
|
|
+ interrupt-controller;
|
|
+ #interrupt-cells = <3>;
|
|
+ reg = < 0x02080000 0x1000 >,
|
|
+ < 0x02081000 0x1000 >;
|
|
+ };
|
|
+
|
|
+ timer@2000000 {
|
|
+ compatible = "qcom,scss-timer", "qcom,msm-timer";
|
|
+ interrupts = <1 0 0x301>,
|
|
+ <1 1 0x301>,
|
|
+ <1 2 0x301>;
|
|
+ reg = <0x02000000 0x100>;
|
|
+ clock-frequency = <27000000>,
|
|
+ <32768>;
|
|
+ cpu-offset = <0x40000>;
|
|
+ };
|
|
+
|
|
+ msmgpio: gpio@800000 {
|
|
+ compatible = "qcom,msm-gpio";
|
|
+ reg = <0x00800000 0x4000>;
|
|
+ gpio-controller;
|
|
+ #gpio-cells = <2>;
|
|
+ ngpio = <173>;
|
|
+ interrupts = <0 16 0x4>;
|
|
+ interrupt-controller;
|
|
+ #interrupt-cells = <2>;
|
|
+ };
|
|
+
|
|
+ gcc: clock-controller@900000 {
|
|
+ compatible = "qcom,gcc-msm8660";
|
|
+ #clock-cells = <1>;
|
|
+ #reset-cells = <1>;
|
|
+ reg = <0x900000 0x4000>;
|
|
+ };
|
|
+
|
|
+ serial@19c40000 {
|
|
+ compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
|
|
+ reg = <0x19c40000 0x1000>,
|
|
+ <0x19c00000 0x1000>;
|
|
+ interrupts = <0 195 0x0>;
|
|
+ clocks = <&gcc GSBI12_UART_CLK>, <&gcc GSBI12_H_CLK>;
|
|
+ clock-names = "core", "iface";
|
|
+ };
|
|
+
|
|
+ qcom,ssbi@500000 {
|
|
+ compatible = "qcom,ssbi";
|
|
+ reg = <0x500000 0x1000>;
|
|
+ qcom,controller-type = "pmic-arbiter";
|
|
+ };
|
|
+};
|
|
--- a/arch/arm/boot/dts/qcom-msm8960-cdp.dts
|
|
+++ b/arch/arm/boot/dts/qcom-msm8960-cdp.dts
|
|
@@ -1,70 +1,6 @@
|
|
-/dts-v1/;
|
|
-
|
|
-/include/ "skeleton.dtsi"
|
|
-
|
|
-#include <dt-bindings/clock/qcom,gcc-msm8960.h>
|
|
+#include "qcom-msm8960.dtsi"
|
|
|
|
/ {
|
|
model = "Qualcomm MSM8960 CDP";
|
|
compatible = "qcom,msm8960-cdp", "qcom,msm8960";
|
|
- interrupt-parent = <&intc>;
|
|
-
|
|
- intc: interrupt-controller@2000000 {
|
|
- compatible = "qcom,msm-qgic2";
|
|
- interrupt-controller;
|
|
- #interrupt-cells = <3>;
|
|
- reg = < 0x02000000 0x1000 >,
|
|
- < 0x02002000 0x1000 >;
|
|
- };
|
|
-
|
|
- timer@200a000 {
|
|
- compatible = "qcom,kpss-timer", "qcom,msm-timer";
|
|
- interrupts = <1 1 0x301>,
|
|
- <1 2 0x301>,
|
|
- <1 3 0x301>;
|
|
- reg = <0x0200a000 0x100>;
|
|
- clock-frequency = <27000000>,
|
|
- <32768>;
|
|
- cpu-offset = <0x80000>;
|
|
- };
|
|
-
|
|
- msmgpio: gpio@800000 {
|
|
- compatible = "qcom,msm-gpio";
|
|
- gpio-controller;
|
|
- #gpio-cells = <2>;
|
|
- ngpio = <150>;
|
|
- interrupts = <0 16 0x4>;
|
|
- interrupt-controller;
|
|
- #interrupt-cells = <2>;
|
|
- reg = <0x800000 0x4000>;
|
|
- };
|
|
-
|
|
- gcc: clock-controller@900000 {
|
|
- compatible = "qcom,gcc-msm8960";
|
|
- #clock-cells = <1>;
|
|
- #reset-cells = <1>;
|
|
- reg = <0x900000 0x4000>;
|
|
- };
|
|
-
|
|
- clock-controller@4000000 {
|
|
- compatible = "qcom,mmcc-msm8960";
|
|
- reg = <0x4000000 0x1000>;
|
|
- #clock-cells = <1>;
|
|
- #reset-cells = <1>;
|
|
- };
|
|
-
|
|
- serial@16440000 {
|
|
- compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
|
|
- reg = <0x16440000 0x1000>,
|
|
- <0x16400000 0x1000>;
|
|
- interrupts = <0 154 0x0>;
|
|
- clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
|
|
- clock-names = "core", "iface";
|
|
- };
|
|
-
|
|
- qcom,ssbi@500000 {
|
|
- compatible = "qcom,ssbi";
|
|
- reg = <0x500000 0x1000>;
|
|
- qcom,controller-type = "pmic-arbiter";
|
|
- };
|
|
};
|
|
--- /dev/null
|
|
+++ b/arch/arm/boot/dts/qcom-msm8960.dtsi
|
|
@@ -0,0 +1,70 @@
|
|
+/dts-v1/;
|
|
+
|
|
+/include/ "skeleton.dtsi"
|
|
+
|
|
+#include <dt-bindings/clock/qcom,gcc-msm8960.h>
|
|
+
|
|
+/ {
|
|
+ model = "Qualcomm MSM8960";
|
|
+ compatible = "qcom,msm8960";
|
|
+ interrupt-parent = <&intc>;
|
|
+
|
|
+ intc: interrupt-controller@2000000 {
|
|
+ compatible = "qcom,msm-qgic2";
|
|
+ interrupt-controller;
|
|
+ #interrupt-cells = <3>;
|
|
+ reg = < 0x02000000 0x1000 >,
|
|
+ < 0x02002000 0x1000 >;
|
|
+ };
|
|
+
|
|
+ timer@200a000 {
|
|
+ compatible = "qcom,kpss-timer", "qcom,msm-timer";
|
|
+ interrupts = <1 1 0x301>,
|
|
+ <1 2 0x301>,
|
|
+ <1 3 0x301>;
|
|
+ reg = <0x0200a000 0x100>;
|
|
+ clock-frequency = <27000000>,
|
|
+ <32768>;
|
|
+ cpu-offset = <0x80000>;
|
|
+ };
|
|
+
|
|
+ msmgpio: gpio@800000 {
|
|
+ compatible = "qcom,msm-gpio";
|
|
+ gpio-controller;
|
|
+ #gpio-cells = <2>;
|
|
+ ngpio = <150>;
|
|
+ interrupts = <0 16 0x4>;
|
|
+ interrupt-controller;
|
|
+ #interrupt-cells = <2>;
|
|
+ reg = <0x800000 0x4000>;
|
|
+ };
|
|
+
|
|
+ gcc: clock-controller@900000 {
|
|
+ compatible = "qcom,gcc-msm8960";
|
|
+ #clock-cells = <1>;
|
|
+ #reset-cells = <1>;
|
|
+ reg = <0x900000 0x4000>;
|
|
+ };
|
|
+
|
|
+ clock-controller@4000000 {
|
|
+ compatible = "qcom,mmcc-msm8960";
|
|
+ reg = <0x4000000 0x1000>;
|
|
+ #clock-cells = <1>;
|
|
+ #reset-cells = <1>;
|
|
+ };
|
|
+
|
|
+ serial@16440000 {
|
|
+ compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
|
|
+ reg = <0x16440000 0x1000>,
|
|
+ <0x16400000 0x1000>;
|
|
+ interrupts = <0 154 0x0>;
|
|
+ clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
|
|
+ clock-names = "core", "iface";
|
|
+ };
|
|
+
|
|
+ qcom,ssbi@500000 {
|
|
+ compatible = "qcom,ssbi";
|
|
+ reg = <0x500000 0x1000>;
|
|
+ qcom,controller-type = "pmic-arbiter";
|
|
+ };
|
|
+};
|