mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-21 06:33:41 +00:00
15a14cf166
The QorIQ LS1012A processor, optimized for battery-backed or USB-powered, integrates a single ARM Cortex-A53 core with a hardware packet forwarding engine and high-speed interfaces to deliver line-rate networking performance. QorIQ LS1012A Reference Design System (LS1012ARDB) is a high-performance development platform, with a complete debugging environment. The LS1012ARDB board supports the QorIQ LS1012A processor and is optimized to support the high-bandwidth DDR3L memory and a full complement of high-speed SerDes ports. LEDE/OPENWRT will auto strip executable program file while make. So we need select CONFIG_NO_STRIP=y while make menuconfig to avoid the ppfe network fiemware be destroyed, then run make to build ls1012ardb firmware. The fsl-quadspi flash with jffs2 fs is unstable and arise some failed message. This issue have noticed the IP owner for investigate, hope he can solve it earlier. So the ls1012ardb now also provide a xx-firmware.ext4.bin as default firmware, and the uboot bootcmd will run wrtboot_ext4rfs for "rootfstype=ext4" bootargs. Signed-off-by: Yutang Jiang <yutang.jiang@nxp.com>
44 lines
1.5 KiB
Diff
44 lines
1.5 KiB
Diff
From 4f217aaf4bca500f13b4c560a6bbb3708c8e5dc2 Mon Sep 17 00:00:00 2001
|
|
From: Bhaskar Upadhaya <Bhaskar.Upadhaya@nxp.com>
|
|
Date: Fri, 1 Jul 2016 04:37:53 +0530
|
|
Subject: [PATCH 69/93] armv8:pfe:frdm Reset external PHYs before driver
|
|
starts
|
|
|
|
- Disable CONFIG_RESET_PHY_R, it is resetting PHYs after driver started
|
|
- Call reset_phy() before driver initialization
|
|
|
|
Signed-off-by: Bhaskar Upadhaya <Bhaskar.Upadhaya@nxp.com>
|
|
Signed-off-by: Anji J <anji.jagarlmudi@freescale.com>
|
|
---
|
|
board/freescale/ls1012afrdm/eth.c | 1 +
|
|
include/configs/ls1012afrdm.h | 1 -
|
|
2 files changed, 1 insertion(+), 1 deletion(-)
|
|
|
|
diff --git a/board/freescale/ls1012afrdm/eth.c b/board/freescale/ls1012afrdm/eth.c
|
|
index 90ed66b..be17310 100644
|
|
--- a/board/freescale/ls1012afrdm/eth.c
|
|
+++ b/board/freescale/ls1012afrdm/eth.c
|
|
@@ -46,6 +46,7 @@ int board_eth_init(bd_t *bis)
|
|
struct mdio_info mac1_mdio_info;
|
|
struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
|
|
|
|
+ reset_phy();
|
|
|
|
/*TODO Following config should be done for all boards, where is the right place to put this */
|
|
out_be32(&scfg->pfeasbcr, in_be32(&scfg->pfeasbcr) | SCFG_PPFEASBCR_AWCACHE0);
|
|
diff --git a/include/configs/ls1012afrdm.h b/include/configs/ls1012afrdm.h
|
|
index 432317d..3de0cea 100644
|
|
--- a/include/configs/ls1012afrdm.h
|
|
+++ b/include/configs/ls1012afrdm.h
|
|
@@ -23,7 +23,6 @@
|
|
#define EMAC2_PHY_ADDR 0x1
|
|
#define CONFIG_PHYLIB
|
|
#define CONFIG_PHY_REALTEK
|
|
-#define CONFIG_RESET_PHY_R
|
|
#endif
|
|
/*
|
|
* USB
|
|
--
|
|
1.7.9.5
|
|
|