mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-27 01:11:14 +00:00
ff08b09570
All (still relevant) patches were refresh. The following patches were dropped because they are applied upstream: - 0003-MIPS-lantiq-handle-vmmc-memory-reservation.patch - 0005-MIPS-lantiq-add-reset-controller-api-support.patch - 0006-MIPS-lantiq-reboot-gphy-on-restart.patch - 0009-MIPS-lantiq-command-line-work-around.patch - 0010-MIPS-lantiq-export-soc-type.patch - 0011-lantiq-add-support-for-xrx200-firmware-depending-on-.patch - 0037-MIPS-lantiq-move-eiu-init-after-irq_domain-register.patch Signed-off-by: Martin Blumenstingl <martin.blumenstingl@googlemail.com> SVN-Revision: 46216
24 lines
848 B
Diff
24 lines
848 B
Diff
From 08b085a07efe12568d86dff064e6f089e2971744 Mon Sep 17 00:00:00 2001
|
|
From: Martin Blumenstingl <martin.blumenstingl@googlemail.com>
|
|
Date: Mon, 25 May 2015 22:39:50 +0200
|
|
Subject: gpio-stp-xway: Fix enabling the highest bit of the PHY LEDs
|
|
|
|
0x3 only masks two bits, but three bits have to be allowed. This fixes
|
|
GPHY0 LED2 (which is the highest bit of phy2) on my board.
|
|
|
|
Signed-off-by: Martin Blumenstingl <martin.blumenstingl@googlemail.com>
|
|
Acked-by: John Crispin <blogic@openwrt.org>
|
|
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
|
|
|
|
--- a/drivers/gpio/gpio-stp-xway.c
|
|
+++ b/drivers/gpio/gpio-stp-xway.c
|
|
@@ -58,7 +58,7 @@
|
|
#define XWAY_STP_ADSL_MASK 0x3
|
|
|
|
/* 2 groups of 3 bits can be driven by the phys */
|
|
-#define XWAY_STP_PHY_MASK 0x3
|
|
+#define XWAY_STP_PHY_MASK 0x7
|
|
#define XWAY_STP_PHY1_SHIFT 27
|
|
#define XWAY_STP_PHY2_SHIFT 15
|
|
|