mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-21 06:33:41 +00:00
5158e28769
Changelog: https://cdn.kernel.org/pub/linux/kernel/v6.x/ChangeLog-6.6.64 Manually rebased: generic/hack-6.6/780-usb-net-MeigLink_modem_support.patch bcm27xx/patches-6.6/950-0585-drm-vc4-Introduce-generation-number-enum.patch bcm27xx/patches-6.6/950-0610-drm-vc4-hvs-Support-BCM2712-HVS.patch bcm27xx/patches-6.6/950-0829-vc4-hvs-Add-support-for-D0-register-changes.patch Removed upstreamed: bcm27xx/patches-6.6/950-0597-drm-vc4-hdmi-Avoid-hang-with-debug-registers-when-su.patch[1] bcm27xx/patches-6.6/950-0599-drm-vc4-Fix-dlist-debug-not-resetting-the-next-entry.patch[2] bcm27xx/patches-6.6/950-0600-drm-vc4-Remove-incorrect-limit-from-hvs_dlist-debugf.patch[3] bcm27xx/patches-6.6/950-0708-drm-vc4-Correct-logic-on-stopping-an-HVS-channel.patch[4] ramips/patches-6.6/002-01-v6.13-clk-ralink-mtmips-fix-clock-plan-for-Ralink-SoC-RT38.patch[5] ramips/patches-6.6/002-02-v6.13-clk-ralink-mtmips-fix-clocks-probe-order-in-oldest-r.patch[6] All other patches automatically rebased. 1. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.64&id=223ee2567a55e4f80315c768d2969e6a3b9fb23d 2. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.64&id=8182b5ca19c6f173b6498d1c6d3e4b034b76bbde 3. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.64&id=52c1716f65a558174e381360bd88f18dae4be85c 4. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.64&id=9728b508b01a5eeeac79ceb676364c674dd951ac 5. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.64&id=f85a1d06afbcc57ac44176db8f9d7a934979952c 6. https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.6.64&id=fbb13732c6ffa9d58cedafabcd5ce8fd7ef8ae5a Build system: x86/64 Build-tested: x86/64/AMD Cezanne, flogic/xiaomi_redmi-router-ax6000-ubootmod, ramips/tplink_archer-a6-v3 Run-tested: x86/64/AMD Cezanne, flogic/xiaomi_redmi-router-ax6000-ubootmod, ramips/tplink_archer-a6-v3 Co-authored-by: Mieczyslaw Nalewaj <namiltd@yahoo.com> Signed-off-by: John Audia <therealgraysky@proton.me> Link: https://github.com/openwrt/openwrt/pull/17217 Signed-off-by: Robert Marko <robimarko@gmail.com>
168 lines
4.8 KiB
Diff
168 lines
4.8 KiB
Diff
From a8124c63760bac96853d2aee2c95a2f29c870f69 Mon Sep 17 00:00:00 2001
|
|
From: Maxime Ripard <maxime@cerno.tech>
|
|
Date: Fri, 17 Feb 2023 15:14:55 +0100
|
|
Subject: [PATCH 0591/1085] drm/vc4: hvs: Create cob_init function
|
|
|
|
Just like the HVS itself, the COB parameters will be fairly different in
|
|
the BCM2712.
|
|
|
|
Let's move the COB parameters computation and its initialisation to a
|
|
separate function that will be easier to extend in the future.
|
|
|
|
Signed-off-by: Maxime Ripard <maxime@cerno.tech>
|
|
---
|
|
drivers/gpu/drm/vc4/vc4_hvs.c | 128 ++++++++++++++++++++--------------
|
|
1 file changed, 74 insertions(+), 54 deletions(-)
|
|
|
|
--- a/drivers/gpu/drm/vc4/vc4_hvs.c
|
|
+++ b/drivers/gpu/drm/vc4/vc4_hvs.c
|
|
@@ -1374,6 +1374,77 @@ static int vc4_hvs_hw_init(struct vc4_hv
|
|
return 0;
|
|
}
|
|
|
|
+static int vc4_hvs_cob_init(struct vc4_hvs *hvs)
|
|
+{
|
|
+ struct vc4_dev *vc4 = hvs->vc4;
|
|
+ u32 reg, top;
|
|
+
|
|
+ /*
|
|
+ * Recompute Composite Output Buffer (COB) allocations for the
|
|
+ * displays
|
|
+ */
|
|
+ switch (vc4->gen) {
|
|
+ case VC4_GEN_4:
|
|
+ /* The COB is 20736 pixels, or just over 10 lines at 2048 wide.
|
|
+ * The bottom 2048 pixels are full 32bpp RGBA (intended for the
|
|
+ * TXP composing RGBA to memory), whilst the remainder are only
|
|
+ * 24bpp RGB.
|
|
+ *
|
|
+ * Assign 3 lines to channels 1 & 2, and just over 4 lines to
|
|
+ * channel 0.
|
|
+ */
|
|
+ #define VC4_COB_SIZE 20736
|
|
+ #define VC4_COB_LINE_WIDTH 2048
|
|
+ #define VC4_COB_NUM_LINES 3
|
|
+ reg = 0;
|
|
+ top = VC4_COB_LINE_WIDTH * VC4_COB_NUM_LINES;
|
|
+ reg |= (top - 1) << 16;
|
|
+ HVS_WRITE(SCALER_DISPBASE2, reg);
|
|
+ reg = top;
|
|
+ top += VC4_COB_LINE_WIDTH * VC4_COB_NUM_LINES;
|
|
+ reg |= (top - 1) << 16;
|
|
+ HVS_WRITE(SCALER_DISPBASE1, reg);
|
|
+ reg = top;
|
|
+ top = VC4_COB_SIZE;
|
|
+ reg |= (top - 1) << 16;
|
|
+ HVS_WRITE(SCALER_DISPBASE0, reg);
|
|
+ break;
|
|
+
|
|
+ case VC4_GEN_5:
|
|
+ /* The COB is 44416 pixels, or 10.8 lines at 4096 wide.
|
|
+ * The bottom 4096 pixels are full RGBA (intended for the TXP
|
|
+ * composing RGBA to memory), whilst the remainder are only
|
|
+ * RGB. Addressing is always pixel wide.
|
|
+ *
|
|
+ * Assign 3 lines of 4096 to channels 1 & 2, and just over 4
|
|
+ * lines. to channel 0.
|
|
+ */
|
|
+ #define VC5_COB_SIZE 44416
|
|
+ #define VC5_COB_LINE_WIDTH 4096
|
|
+ #define VC5_COB_NUM_LINES 3
|
|
+ reg = 0;
|
|
+ top = VC5_COB_LINE_WIDTH * VC5_COB_NUM_LINES;
|
|
+ reg |= top << 16;
|
|
+ HVS_WRITE(SCALER_DISPBASE2, reg);
|
|
+ top += 16;
|
|
+ reg = top;
|
|
+ top += VC5_COB_LINE_WIDTH * VC5_COB_NUM_LINES;
|
|
+ reg |= top << 16;
|
|
+ HVS_WRITE(SCALER_DISPBASE1, reg);
|
|
+ top += 16;
|
|
+ reg = top;
|
|
+ top = VC5_COB_SIZE;
|
|
+ reg |= top << 16;
|
|
+ HVS_WRITE(SCALER_DISPBASE0, reg);
|
|
+ break;
|
|
+
|
|
+ default:
|
|
+ return -EINVAL;
|
|
+ }
|
|
+
|
|
+ return 0;
|
|
+}
|
|
+
|
|
static int vc4_hvs_bind(struct device *dev, struct device *master, void *data)
|
|
{
|
|
struct platform_device *pdev = to_platform_device(dev);
|
|
@@ -1381,7 +1452,6 @@ static int vc4_hvs_bind(struct device *d
|
|
struct vc4_dev *vc4 = to_vc4_dev(drm);
|
|
struct vc4_hvs *hvs = NULL;
|
|
int ret;
|
|
- u32 reg, top;
|
|
|
|
hvs = __vc4_hvs_alloc(vc4, NULL);
|
|
if (IS_ERR(hvs))
|
|
@@ -1451,59 +1521,9 @@ static int vc4_hvs_bind(struct device *d
|
|
if (ret)
|
|
return ret;
|
|
|
|
- /* Recompute Composite Output Buffer (COB) allocations for the displays
|
|
- */
|
|
- if (vc4->gen == VC4_GEN_4) {
|
|
- /* The COB is 20736 pixels, or just over 10 lines at 2048 wide.
|
|
- * The bottom 2048 pixels are full 32bpp RGBA (intended for the
|
|
- * TXP composing RGBA to memory), whilst the remainder are only
|
|
- * 24bpp RGB.
|
|
- *
|
|
- * Assign 3 lines to channels 1 & 2, and just over 4 lines to
|
|
- * channel 0.
|
|
- */
|
|
- #define VC4_COB_SIZE 20736
|
|
- #define VC4_COB_LINE_WIDTH 2048
|
|
- #define VC4_COB_NUM_LINES 3
|
|
- reg = 0;
|
|
- top = VC4_COB_LINE_WIDTH * VC4_COB_NUM_LINES;
|
|
- reg |= (top - 1) << 16;
|
|
- HVS_WRITE(SCALER_DISPBASE2, reg);
|
|
- reg = top;
|
|
- top += VC4_COB_LINE_WIDTH * VC4_COB_NUM_LINES;
|
|
- reg |= (top - 1) << 16;
|
|
- HVS_WRITE(SCALER_DISPBASE1, reg);
|
|
- reg = top;
|
|
- top = VC4_COB_SIZE;
|
|
- reg |= (top - 1) << 16;
|
|
- HVS_WRITE(SCALER_DISPBASE0, reg);
|
|
- } else {
|
|
- /* The COB is 44416 pixels, or 10.8 lines at 4096 wide.
|
|
- * The bottom 4096 pixels are full RGBA (intended for the TXP
|
|
- * composing RGBA to memory), whilst the remainder are only
|
|
- * RGB. Addressing is always pixel wide.
|
|
- *
|
|
- * Assign 3 lines of 4096 to channels 1 & 2, and just over 4
|
|
- * lines. to channel 0.
|
|
- */
|
|
- #define VC5_COB_SIZE 44416
|
|
- #define VC5_COB_LINE_WIDTH 4096
|
|
- #define VC5_COB_NUM_LINES 3
|
|
- reg = 0;
|
|
- top = VC5_COB_LINE_WIDTH * VC5_COB_NUM_LINES;
|
|
- reg |= top << 16;
|
|
- HVS_WRITE(SCALER_DISPBASE2, reg);
|
|
- top += 16;
|
|
- reg = top;
|
|
- top += VC5_COB_LINE_WIDTH * VC5_COB_NUM_LINES;
|
|
- reg |= top << 16;
|
|
- HVS_WRITE(SCALER_DISPBASE1, reg);
|
|
- top += 16;
|
|
- reg = top;
|
|
- top = VC5_COB_SIZE;
|
|
- reg |= top << 16;
|
|
- HVS_WRITE(SCALER_DISPBASE0, reg);
|
|
- }
|
|
+ ret = vc4_hvs_cob_init(hvs);
|
|
+ if (ret)
|
|
+ return ret;
|
|
|
|
ret = devm_request_irq(dev, platform_get_irq(pdev, 0),
|
|
vc4_hvs_irq_handler, 0, "vc4 hvs", drm);
|