mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-23 15:32:33 +00:00
ab7cabd09d
Compile-tested on: ramips/mt7621, x86/64. Run-tested on: ramips/mt7621. Signed-off-by: Stijn Segers <foss@volatilesystems.org>
39 lines
1.4 KiB
Diff
39 lines
1.4 KiB
Diff
From 0725349768e96542ef06efbd87925a8603cba16a Mon Sep 17 00:00:00 2001
|
|
From: Ryder Lee <ryder.lee@mediatek.com>
|
|
Date: Tue, 6 Mar 2018 17:09:26 +0800
|
|
Subject: [PATCH 208/224] clk: mediatek: update missing clock data for MT7622
|
|
audsys
|
|
|
|
Add missing clock data 'CLK_AUDIO_AFE_CONN' for MT7622 audsys.
|
|
|
|
Signed-off-by: Ryder Lee <ryder.lee@mediatek.com>
|
|
Reviewed-by: Rob Herring <robh@kernel.org>
|
|
Reviewed-by: Matthias Brugger <matthias.bgg@gmail.com>
|
|
---
|
|
drivers/clk/mediatek/clk-mt7622-aud.c | 1 +
|
|
include/dt-bindings/clock/mt7622-clk.h | 3 ++-
|
|
2 files changed, 3 insertions(+), 1 deletion(-)
|
|
|
|
--- a/drivers/clk/mediatek/clk-mt7622-aud.c
|
|
+++ b/drivers/clk/mediatek/clk-mt7622-aud.c
|
|
@@ -106,6 +106,7 @@ static const struct mtk_gate audio_clks[
|
|
GATE_AUDIO1(CLK_AUDIO_INTDIR, "audio_intdir", "intdir_sel", 20),
|
|
GATE_AUDIO1(CLK_AUDIO_A1SYS, "audio_a1sys", "a1sys_hp_sel", 21),
|
|
GATE_AUDIO1(CLK_AUDIO_A2SYS, "audio_a2sys", "a2sys_hp_sel", 22),
|
|
+ GATE_AUDIO1(CLK_AUDIO_AFE_CONN, "audio_afe_conn", "a1sys_hp_sel", 23),
|
|
/* AUDIO2 */
|
|
GATE_AUDIO2(CLK_AUDIO_UL1, "audio_ul1", "a1sys_hp_sel", 0),
|
|
GATE_AUDIO2(CLK_AUDIO_UL2, "audio_ul2", "a1sys_hp_sel", 1),
|
|
--- a/include/dt-bindings/clock/mt7622-clk.h
|
|
+++ b/include/dt-bindings/clock/mt7622-clk.h
|
|
@@ -235,7 +235,8 @@
|
|
#define CLK_AUDIO_MEM_ASRC3 43
|
|
#define CLK_AUDIO_MEM_ASRC4 44
|
|
#define CLK_AUDIO_MEM_ASRC5 45
|
|
-#define CLK_AUDIO_NR_CLK 46
|
|
+#define CLK_AUDIO_AFE_CONN 46
|
|
+#define CLK_AUDIO_NR_CLK 47
|
|
|
|
/* SSUSBSYS */
|
|
|