mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-23 15:32:33 +00:00
4070e2a64c
This target adds support for the StarFive JH7100 and JH7110 SoCs, based on 6.1, as well as a couple boards equipped with these. Specifications: SoCs: JH7100: - StarFive JH7100 dual-core RISC-V (U74, RC64GC) - additional monitoring (S7) and control (E24) cores - 2Mb L2 cache JH7110: - StarFive JH7110 quad-core RISC-V (U74, RV64GC) - additional monitoring (S7) and control (E24) cores - 2Mb L2 cache Boards: VisionFive1: - JH7100 @ 1GHz - Memory: 8Gb LPDDR4 - 4x USB3.0 - 1x GBit ethernet - AMPak 6236 wifi / bluetooth - audio - powered via USB-C VisionFive2: - JH7110 @ 1.5GHz - Memory: 2/4/8Gb DDR4 - 2x Gbit ethernet - 2x USB3.0 / 2x USB2.0 - eMMC / SDIO - various multimedia input/outputs (MIPI CSI, HDMI, audio) - M.2 key M slot - PoE support - powered via USB-C Installation: Standard SD-card installation via dd-ing the generated image to an SD-card of at least 256Mb. Signed-off-by: Zoltan HERPAI <wigyori@uid0.hu>
291 lines
7.0 KiB
Diff
291 lines
7.0 KiB
Diff
From 76bc84c399f11c7d6a37fe68cbd5f182e4c18369 Mon Sep 17 00:00:00 2001
|
|
From: Emil Renner Berthing <kernel@esmil.dk>
|
|
Date: Sat, 1 Apr 2023 19:19:33 +0800
|
|
Subject: [PATCH 023/122] riscv: dts: starfive: Add StarFive JH7110 VisionFive
|
|
2 board device tree
|
|
|
|
Add a minimal device tree for StarFive JH7110 VisionFive 2 board
|
|
which has version A and version B. Support booting and basic
|
|
clock/reset/pinctrl/uart drivers.
|
|
|
|
Tested-by: Tommaso Merciai <tomm.merciai@gmail.com>
|
|
Reviewed-by: Conor Dooley <conor.dooley@microchip.com>
|
|
Acked-by: Conor Dooley <conor.dooley@microchip.com>
|
|
Signed-off-by: Emil Renner Berthing <kernel@esmil.dk>
|
|
Co-developed-by: Jianlong Huang <jianlong.huang@starfivetech.com>
|
|
Signed-off-by: Jianlong Huang <jianlong.huang@starfivetech.com>
|
|
Co-developed-by: Hal Feng <hal.feng@starfivetech.com>
|
|
Signed-off-by: Hal Feng <hal.feng@starfivetech.com>
|
|
Reviewed-by: Emil Renner Berthing <emil.renner.berthing@canonical.com>
|
|
Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
|
|
---
|
|
arch/riscv/boot/dts/starfive/Makefile | 6 +-
|
|
.../jh7110-starfive-visionfive-2-v1.2a.dts | 13 ++
|
|
.../jh7110-starfive-visionfive-2-v1.3b.dts | 13 ++
|
|
.../jh7110-starfive-visionfive-2.dtsi | 215 ++++++++++++++++++
|
|
4 files changed, 246 insertions(+), 1 deletion(-)
|
|
create mode 100644 arch/riscv/boot/dts/starfive/jh7110-starfive-visionfive-2-v1.2a.dts
|
|
create mode 100644 arch/riscv/boot/dts/starfive/jh7110-starfive-visionfive-2-v1.3b.dts
|
|
create mode 100644 arch/riscv/boot/dts/starfive/jh7110-starfive-visionfive-2.dtsi
|
|
|
|
--- a/arch/riscv/boot/dts/starfive/Makefile
|
|
+++ b/arch/riscv/boot/dts/starfive/Makefile
|
|
@@ -1,2 +1,6 @@
|
|
# SPDX-License-Identifier: GPL-2.0
|
|
-dtb-$(CONFIG_SOC_STARFIVE) += jh7100-beaglev-starlight.dtb
|
|
+dtb-$(CONFIG_ARCH_STARFIVE) += jh7100-beaglev-starlight.dtb
|
|
+dtb-$(CONFIG_ARCH_STARFIVE) += jh7100-starfive-visionfive-v1.dtb
|
|
+
|
|
+dtb-$(CONFIG_ARCH_STARFIVE) += jh7110-starfive-visionfive-2-v1.2a.dtb
|
|
+dtb-$(CONFIG_ARCH_STARFIVE) += jh7110-starfive-visionfive-2-v1.3b.dtb
|
|
--- /dev/null
|
|
+++ b/arch/riscv/boot/dts/starfive/jh7110-starfive-visionfive-2-v1.2a.dts
|
|
@@ -0,0 +1,13 @@
|
|
+// SPDX-License-Identifier: GPL-2.0 OR MIT
|
|
+/*
|
|
+ * Copyright (C) 2022 StarFive Technology Co., Ltd.
|
|
+ * Copyright (C) 2022 Emil Renner Berthing <kernel@esmil.dk>
|
|
+ */
|
|
+
|
|
+/dts-v1/;
|
|
+#include "jh7110-starfive-visionfive-2.dtsi"
|
|
+
|
|
+/ {
|
|
+ model = "StarFive VisionFive 2 v1.2A";
|
|
+ compatible = "starfive,visionfive-2-v1.2a", "starfive,jh7110";
|
|
+};
|
|
--- /dev/null
|
|
+++ b/arch/riscv/boot/dts/starfive/jh7110-starfive-visionfive-2-v1.3b.dts
|
|
@@ -0,0 +1,13 @@
|
|
+// SPDX-License-Identifier: GPL-2.0 OR MIT
|
|
+/*
|
|
+ * Copyright (C) 2022 StarFive Technology Co., Ltd.
|
|
+ * Copyright (C) 2022 Emil Renner Berthing <kernel@esmil.dk>
|
|
+ */
|
|
+
|
|
+/dts-v1/;
|
|
+#include "jh7110-starfive-visionfive-2.dtsi"
|
|
+
|
|
+/ {
|
|
+ model = "StarFive VisionFive 2 v1.3B";
|
|
+ compatible = "starfive,visionfive-2-v1.3b", "starfive,jh7110";
|
|
+};
|
|
--- /dev/null
|
|
+++ b/arch/riscv/boot/dts/starfive/jh7110-starfive-visionfive-2.dtsi
|
|
@@ -0,0 +1,215 @@
|
|
+// SPDX-License-Identifier: GPL-2.0 OR MIT
|
|
+/*
|
|
+ * Copyright (C) 2022 StarFive Technology Co., Ltd.
|
|
+ * Copyright (C) 2022 Emil Renner Berthing <kernel@esmil.dk>
|
|
+ */
|
|
+
|
|
+/dts-v1/;
|
|
+#include "jh7110.dtsi"
|
|
+#include "jh7110-pinfunc.h"
|
|
+#include <dt-bindings/gpio/gpio.h>
|
|
+
|
|
+/ {
|
|
+ aliases {
|
|
+ i2c0 = &i2c0;
|
|
+ i2c2 = &i2c2;
|
|
+ i2c5 = &i2c5;
|
|
+ i2c6 = &i2c6;
|
|
+ serial0 = &uart0;
|
|
+ };
|
|
+
|
|
+ chosen {
|
|
+ stdout-path = "serial0:115200n8";
|
|
+ };
|
|
+
|
|
+ cpus {
|
|
+ timebase-frequency = <4000000>;
|
|
+ };
|
|
+
|
|
+ memory@40000000 {
|
|
+ device_type = "memory";
|
|
+ reg = <0x0 0x40000000 0x1 0x0>;
|
|
+ };
|
|
+
|
|
+ gpio-restart {
|
|
+ compatible = "gpio-restart";
|
|
+ gpios = <&sysgpio 35 GPIO_ACTIVE_HIGH>;
|
|
+ priority = <224>;
|
|
+ };
|
|
+};
|
|
+
|
|
+&gmac0_rgmii_rxin {
|
|
+ clock-frequency = <125000000>;
|
|
+};
|
|
+
|
|
+&gmac0_rmii_refin {
|
|
+ clock-frequency = <50000000>;
|
|
+};
|
|
+
|
|
+&gmac1_rgmii_rxin {
|
|
+ clock-frequency = <125000000>;
|
|
+};
|
|
+
|
|
+&gmac1_rmii_refin {
|
|
+ clock-frequency = <50000000>;
|
|
+};
|
|
+
|
|
+&i2srx_bclk_ext {
|
|
+ clock-frequency = <12288000>;
|
|
+};
|
|
+
|
|
+&i2srx_lrck_ext {
|
|
+ clock-frequency = <192000>;
|
|
+};
|
|
+
|
|
+&i2stx_bclk_ext {
|
|
+ clock-frequency = <12288000>;
|
|
+};
|
|
+
|
|
+&i2stx_lrck_ext {
|
|
+ clock-frequency = <192000>;
|
|
+};
|
|
+
|
|
+&mclk_ext {
|
|
+ clock-frequency = <12288000>;
|
|
+};
|
|
+
|
|
+&osc {
|
|
+ clock-frequency = <24000000>;
|
|
+};
|
|
+
|
|
+&rtc_osc {
|
|
+ clock-frequency = <32768>;
|
|
+};
|
|
+
|
|
+&tdm_ext {
|
|
+ clock-frequency = <49152000>;
|
|
+};
|
|
+
|
|
+&i2c0 {
|
|
+ clock-frequency = <100000>;
|
|
+ i2c-sda-hold-time-ns = <300>;
|
|
+ i2c-sda-falling-time-ns = <510>;
|
|
+ i2c-scl-falling-time-ns = <510>;
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&i2c0_pins>;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&i2c2 {
|
|
+ clock-frequency = <100000>;
|
|
+ i2c-sda-hold-time-ns = <300>;
|
|
+ i2c-sda-falling-time-ns = <510>;
|
|
+ i2c-scl-falling-time-ns = <510>;
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&i2c2_pins>;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&i2c5 {
|
|
+ clock-frequency = <100000>;
|
|
+ i2c-sda-hold-time-ns = <300>;
|
|
+ i2c-sda-falling-time-ns = <510>;
|
|
+ i2c-scl-falling-time-ns = <510>;
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&i2c5_pins>;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&i2c6 {
|
|
+ clock-frequency = <100000>;
|
|
+ i2c-sda-hold-time-ns = <300>;
|
|
+ i2c-sda-falling-time-ns = <510>;
|
|
+ i2c-scl-falling-time-ns = <510>;
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&i2c6_pins>;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&sysgpio {
|
|
+ i2c0_pins: i2c0-0 {
|
|
+ i2c-pins {
|
|
+ pinmux = <GPIOMUX(57, GPOUT_LOW,
|
|
+ GPOEN_SYS_I2C0_CLK,
|
|
+ GPI_SYS_I2C0_CLK)>,
|
|
+ <GPIOMUX(58, GPOUT_LOW,
|
|
+ GPOEN_SYS_I2C0_DATA,
|
|
+ GPI_SYS_I2C0_DATA)>;
|
|
+ bias-disable; /* external pull-up */
|
|
+ input-enable;
|
|
+ input-schmitt-enable;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ i2c2_pins: i2c2-0 {
|
|
+ i2c-pins {
|
|
+ pinmux = <GPIOMUX(3, GPOUT_LOW,
|
|
+ GPOEN_SYS_I2C2_CLK,
|
|
+ GPI_SYS_I2C2_CLK)>,
|
|
+ <GPIOMUX(2, GPOUT_LOW,
|
|
+ GPOEN_SYS_I2C2_DATA,
|
|
+ GPI_SYS_I2C2_DATA)>;
|
|
+ bias-disable; /* external pull-up */
|
|
+ input-enable;
|
|
+ input-schmitt-enable;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ i2c5_pins: i2c5-0 {
|
|
+ i2c-pins {
|
|
+ pinmux = <GPIOMUX(19, GPOUT_LOW,
|
|
+ GPOEN_SYS_I2C5_CLK,
|
|
+ GPI_SYS_I2C5_CLK)>,
|
|
+ <GPIOMUX(20, GPOUT_LOW,
|
|
+ GPOEN_SYS_I2C5_DATA,
|
|
+ GPI_SYS_I2C5_DATA)>;
|
|
+ bias-disable; /* external pull-up */
|
|
+ input-enable;
|
|
+ input-schmitt-enable;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ i2c6_pins: i2c6-0 {
|
|
+ i2c-pins {
|
|
+ pinmux = <GPIOMUX(16, GPOUT_LOW,
|
|
+ GPOEN_SYS_I2C6_CLK,
|
|
+ GPI_SYS_I2C6_CLK)>,
|
|
+ <GPIOMUX(17, GPOUT_LOW,
|
|
+ GPOEN_SYS_I2C6_DATA,
|
|
+ GPI_SYS_I2C6_DATA)>;
|
|
+ bias-disable; /* external pull-up */
|
|
+ input-enable;
|
|
+ input-schmitt-enable;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ uart0_pins: uart0-0 {
|
|
+ tx-pins {
|
|
+ pinmux = <GPIOMUX(5, GPOUT_SYS_UART0_TX,
|
|
+ GPOEN_ENABLE,
|
|
+ GPI_NONE)>;
|
|
+ bias-disable;
|
|
+ drive-strength = <12>;
|
|
+ input-disable;
|
|
+ input-schmitt-disable;
|
|
+ slew-rate = <0>;
|
|
+ };
|
|
+
|
|
+ rx-pins {
|
|
+ pinmux = <GPIOMUX(6, GPOUT_LOW,
|
|
+ GPOEN_DISABLE,
|
|
+ GPI_SYS_UART0_RX)>;
|
|
+ bias-disable; /* external pull-up */
|
|
+ drive-strength = <2>;
|
|
+ input-enable;
|
|
+ input-schmitt-enable;
|
|
+ slew-rate = <0>;
|
|
+ };
|
|
+ };
|
|
+};
|
|
+
|
|
+&uart0 {
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&uart0_pins>;
|
|
+ status = "okay";
|
|
+};
|