mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-26 00:41:17 +00:00
4070e2a64c
This target adds support for the StarFive JH7100 and JH7110 SoCs, based on 6.1, as well as a couple boards equipped with these. Specifications: SoCs: JH7100: - StarFive JH7100 dual-core RISC-V (U74, RC64GC) - additional monitoring (S7) and control (E24) cores - 2Mb L2 cache JH7110: - StarFive JH7110 quad-core RISC-V (U74, RV64GC) - additional monitoring (S7) and control (E24) cores - 2Mb L2 cache Boards: VisionFive1: - JH7100 @ 1GHz - Memory: 8Gb LPDDR4 - 4x USB3.0 - 1x GBit ethernet - AMPak 6236 wifi / bluetooth - audio - powered via USB-C VisionFive2: - JH7110 @ 1.5GHz - Memory: 2/4/8Gb DDR4 - 2x Gbit ethernet - 2x USB3.0 / 2x USB2.0 - eMMC / SDIO - various multimedia input/outputs (MIPI CSI, HDMI, audio) - M.2 key M slot - PoE support - powered via USB-C Installation: Standard SD-card installation via dd-ing the generated image to an SD-card of at least 256Mb. Signed-off-by: Zoltan HERPAI <wigyori@uid0.hu>
194 lines
6.0 KiB
Diff
194 lines
6.0 KiB
Diff
From 84575863e4cf1a5dd877a11d31115c19004ac36a Mon Sep 17 00:00:00 2001
|
|
From: Xingyu Wu <xingyu.wu@starfivetech.com>
|
|
Date: Thu, 18 May 2023 18:12:24 +0800
|
|
Subject: [PATCH 051/122] dt-bindings: clock: Add StarFive JH7110
|
|
System-Top-Group clock and reset generator
|
|
|
|
Add bindings for the System-Top-Group clock and reset generator (STGCRG)
|
|
on the JH7110 RISC-V SoC by StarFive Ltd.
|
|
|
|
Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
|
|
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
|
|
---
|
|
.../clock/starfive,jh7110-stgcrg.yaml | 82 +++++++++++++++++++
|
|
.../dt-bindings/clock/starfive,jh7110-crg.h | 34 ++++++++
|
|
.../dt-bindings/reset/starfive,jh7110-crg.h | 28 +++++++
|
|
3 files changed, 144 insertions(+)
|
|
create mode 100644 Documentation/devicetree/bindings/clock/starfive,jh7110-stgcrg.yaml
|
|
|
|
--- /dev/null
|
|
+++ b/Documentation/devicetree/bindings/clock/starfive,jh7110-stgcrg.yaml
|
|
@@ -0,0 +1,82 @@
|
|
+# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause
|
|
+%YAML 1.2
|
|
+---
|
|
+$id: http://devicetree.org/schemas/clock/starfive,jh7110-stgcrg.yaml#
|
|
+$schema: http://devicetree.org/meta-schemas/core.yaml#
|
|
+
|
|
+title: StarFive JH7110 System-Top-Group Clock and Reset Generator
|
|
+
|
|
+maintainers:
|
|
+ - Xingyu Wu <xingyu.wu@starfivetech.com>
|
|
+
|
|
+properties:
|
|
+ compatible:
|
|
+ const: starfive,jh7110-stgcrg
|
|
+
|
|
+ reg:
|
|
+ maxItems: 1
|
|
+
|
|
+ clocks:
|
|
+ items:
|
|
+ - description: Main Oscillator (24 MHz)
|
|
+ - description: HIFI4 core
|
|
+ - description: STG AXI/AHB
|
|
+ - description: USB (125 MHz)
|
|
+ - description: CPU Bus
|
|
+ - description: HIFI4 Axi
|
|
+ - description: NOC STG Bus
|
|
+ - description: APB Bus
|
|
+
|
|
+ clock-names:
|
|
+ items:
|
|
+ - const: osc
|
|
+ - const: hifi4_core
|
|
+ - const: stg_axiahb
|
|
+ - const: usb_125m
|
|
+ - const: cpu_bus
|
|
+ - const: hifi4_axi
|
|
+ - const: nocstg_bus
|
|
+ - const: apb_bus
|
|
+
|
|
+ '#clock-cells':
|
|
+ const: 1
|
|
+ description:
|
|
+ See <dt-bindings/clock/starfive,jh7110-crg.h> for valid indices.
|
|
+
|
|
+ '#reset-cells':
|
|
+ const: 1
|
|
+ description:
|
|
+ See <dt-bindings/reset/starfive,jh7110-crg.h> for valid indices.
|
|
+
|
|
+required:
|
|
+ - compatible
|
|
+ - reg
|
|
+ - clocks
|
|
+ - clock-names
|
|
+ - '#clock-cells'
|
|
+ - '#reset-cells'
|
|
+
|
|
+additionalProperties: false
|
|
+
|
|
+examples:
|
|
+ - |
|
|
+ #include <dt-bindings/clock/starfive,jh7110-crg.h>
|
|
+
|
|
+ stgcrg: clock-controller@10230000 {
|
|
+ compatible = "starfive,jh7110-stgcrg";
|
|
+ reg = <0x10230000 0x10000>;
|
|
+ clocks = <&osc>,
|
|
+ <&syscrg JH7110_SYSCLK_HIFI4_CORE>,
|
|
+ <&syscrg JH7110_SYSCLK_STG_AXIAHB>,
|
|
+ <&syscrg JH7110_SYSCLK_USB_125M>,
|
|
+ <&syscrg JH7110_SYSCLK_CPU_BUS>,
|
|
+ <&syscrg JH7110_SYSCLK_HIFI4_AXI>,
|
|
+ <&syscrg JH7110_SYSCLK_NOCSTG_BUS>,
|
|
+ <&syscrg JH7110_SYSCLK_APB_BUS>;
|
|
+ clock-names = "osc", "hifi4_core",
|
|
+ "stg_axiahb", "usb_125m",
|
|
+ "cpu_bus", "hifi4_axi",
|
|
+ "nocstg_bus", "apb_bus";
|
|
+ #clock-cells = <1>;
|
|
+ #reset-cells = <1>;
|
|
+ };
|
|
--- a/include/dt-bindings/clock/starfive,jh7110-crg.h
|
|
+++ b/include/dt-bindings/clock/starfive,jh7110-crg.h
|
|
@@ -1,6 +1,7 @@
|
|
/* SPDX-License-Identifier: GPL-2.0 OR MIT */
|
|
/*
|
|
* Copyright 2022 Emil Renner Berthing <kernel@esmil.dk>
|
|
+ * Copyright 2022 StarFive Technology Co., Ltd.
|
|
*/
|
|
|
|
#ifndef __DT_BINDINGS_CLOCK_STARFIVE_JH7110_CRG_H__
|
|
@@ -224,4 +225,37 @@
|
|
|
|
#define JH7110_AONCLK_END 14
|
|
|
|
+/* STGCRG clocks */
|
|
+#define JH7110_STGCLK_HIFI4_CLK_CORE 0
|
|
+#define JH7110_STGCLK_USB0_APB 1
|
|
+#define JH7110_STGCLK_USB0_UTMI_APB 2
|
|
+#define JH7110_STGCLK_USB0_AXI 3
|
|
+#define JH7110_STGCLK_USB0_LPM 4
|
|
+#define JH7110_STGCLK_USB0_STB 5
|
|
+#define JH7110_STGCLK_USB0_APP_125 6
|
|
+#define JH7110_STGCLK_USB0_REFCLK 7
|
|
+#define JH7110_STGCLK_PCIE0_AXI_MST0 8
|
|
+#define JH7110_STGCLK_PCIE0_APB 9
|
|
+#define JH7110_STGCLK_PCIE0_TL 10
|
|
+#define JH7110_STGCLK_PCIE1_AXI_MST0 11
|
|
+#define JH7110_STGCLK_PCIE1_APB 12
|
|
+#define JH7110_STGCLK_PCIE1_TL 13
|
|
+#define JH7110_STGCLK_PCIE_SLV_MAIN 14
|
|
+#define JH7110_STGCLK_SEC_AHB 15
|
|
+#define JH7110_STGCLK_SEC_MISC_AHB 16
|
|
+#define JH7110_STGCLK_GRP0_MAIN 17
|
|
+#define JH7110_STGCLK_GRP0_BUS 18
|
|
+#define JH7110_STGCLK_GRP0_STG 19
|
|
+#define JH7110_STGCLK_GRP1_MAIN 20
|
|
+#define JH7110_STGCLK_GRP1_BUS 21
|
|
+#define JH7110_STGCLK_GRP1_STG 22
|
|
+#define JH7110_STGCLK_GRP1_HIFI 23
|
|
+#define JH7110_STGCLK_E2_RTC 24
|
|
+#define JH7110_STGCLK_E2_CORE 25
|
|
+#define JH7110_STGCLK_E2_DBG 26
|
|
+#define JH7110_STGCLK_DMA1P_AXI 27
|
|
+#define JH7110_STGCLK_DMA1P_AHB 28
|
|
+
|
|
+#define JH7110_STGCLK_END 29
|
|
+
|
|
#endif /* __DT_BINDINGS_CLOCK_STARFIVE_JH7110_CRG_H__ */
|
|
--- a/include/dt-bindings/reset/starfive,jh7110-crg.h
|
|
+++ b/include/dt-bindings/reset/starfive,jh7110-crg.h
|
|
@@ -1,6 +1,7 @@
|
|
/* SPDX-License-Identifier: GPL-2.0 OR MIT */
|
|
/*
|
|
* Copyright (C) 2022 Emil Renner Berthing <kernel@esmil.dk>
|
|
+ * Copyright (C) 2022 StarFive Technology Co., Ltd.
|
|
*/
|
|
|
|
#ifndef __DT_BINDINGS_RESET_STARFIVE_JH7110_CRG_H__
|
|
@@ -151,4 +152,31 @@
|
|
|
|
#define JH7110_AONRST_END 8
|
|
|
|
+/* STGCRG resets */
|
|
+#define JH7110_STGRST_SYSCON 0
|
|
+#define JH7110_STGRST_HIFI4_CORE 1
|
|
+#define JH7110_STGRST_HIFI4_AXI 2
|
|
+#define JH7110_STGRST_SEC_AHB 3
|
|
+#define JH7110_STGRST_E24_CORE 4
|
|
+#define JH7110_STGRST_DMA1P_AXI 5
|
|
+#define JH7110_STGRST_DMA1P_AHB 6
|
|
+#define JH7110_STGRST_USB0_AXI 7
|
|
+#define JH7110_STGRST_USB0_APB 8
|
|
+#define JH7110_STGRST_USB0_UTMI_APB 9
|
|
+#define JH7110_STGRST_USB0_PWRUP 10
|
|
+#define JH7110_STGRST_PCIE0_AXI_MST0 11
|
|
+#define JH7110_STGRST_PCIE0_AXI_SLV0 12
|
|
+#define JH7110_STGRST_PCIE0_AXI_SLV 13
|
|
+#define JH7110_STGRST_PCIE0_BRG 14
|
|
+#define JH7110_STGRST_PCIE0_CORE 15
|
|
+#define JH7110_STGRST_PCIE0_APB 16
|
|
+#define JH7110_STGRST_PCIE1_AXI_MST0 17
|
|
+#define JH7110_STGRST_PCIE1_AXI_SLV0 18
|
|
+#define JH7110_STGRST_PCIE1_AXI_SLV 19
|
|
+#define JH7110_STGRST_PCIE1_BRG 20
|
|
+#define JH7110_STGRST_PCIE1_CORE 21
|
|
+#define JH7110_STGRST_PCIE1_APB 22
|
|
+
|
|
+#define JH7110_STGRST_END 23
|
|
+
|
|
#endif /* __DT_BINDINGS_RESET_STARFIVE_JH7110_CRG_H__ */
|