mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-26 08:51:13 +00:00
14940aee45
Removed upstreamed: target/linux/mvebu/patches-5.4/001-PCI-aardvark-Wait-for-endpoint-to-be-ready-before-tr.patch target/linux/mvebu/patches-5.4/016-PCI-aardvark-Train-link-immediately-after-enabling-t.patch target/linux/mvebu/patches-5.4/017-PCI-aardvark-Improve-link-training.patch target/linux/mvebu/patches-5.4/018-PCI-aardvark-Issue-PERST-via-GPIO.patch target/linux/mvebu/patches-5.4/020-arm64-dts-marvell-armada-37xx-Set-pcie_reset_pin-to-.patch The following patch does not apply to upstream any more and needs some more work to make it work fully again. I am not sure if we are still able to set the UART to a none standard baud rate. target/linux/ath79/patches-5.4/921-serial-core-add-support-for-boot-console-with-arbitr.patch These patches needed manually changes: target/linux/generic/pending-5.4/110-ehci_hcd_ignore_oc.patch target/linux/ipq806x/patches-5.4/0065-arm-override-compiler-flags.patch target/linux/layerscape/patches-5.4/804-crypto-0016-MLKU-114-1-crypto-caam-reduce-page-0-regs-access-to-.patch target/linux/mvebu/patches-5.4/019-PCI-aardvark-Add-PHY-support.patch target/linux/octeontx/patches-5.4/0004-PCI-add-quirk-for-Gateworks-PLX-PEX860x-switch-with-.patch All others updated automatically. Compile-tested on: malta/le, armvirt/64, lantiq/xrx200 Runtime-tested on: malta/le, armvirt/64, lantiq/xrx200 Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>
64 lines
2.5 KiB
Diff
64 lines
2.5 KiB
Diff
From d176f477fd2acded12356088c0f67dee059facb5 Mon Sep 17 00:00:00 2001
|
|
From: Vladimir Oltean <vladimir.oltean@nxp.com>
|
|
Date: Sat, 9 Nov 2019 15:03:01 +0200
|
|
Subject: [PATCH] net: mscc: ocelot: don't hardcode the number of the CPU port
|
|
|
|
VSC7514 is a 10-port switch with 2 extra "CPU ports" (targets in the
|
|
queuing subsystem for terminating traffic locally).
|
|
|
|
There are 2 issues with hardcoding the CPU port as #10:
|
|
- It is not clear which snippets of the code are configuring something
|
|
for one of the CPU ports, and which snippets are just doing something
|
|
related to the number of physical ports.
|
|
- Actually any physical port can act as a CPU port connected to an
|
|
external CPU (in addition to the local CPU). This is called NPI mode
|
|
(Node Processor Interface) and is the way that the 6-port VSC9959
|
|
(Felix) switch is integrated inside NXP LS1028A (the "local management
|
|
CPU" functionality is not used there).
|
|
|
|
This patch makes it clear that the ocelot_bridge_stp_state_set function
|
|
operates on the CPU port (by making it an implicit member of the
|
|
bridging domain), and at the same time adds logic for the NPI port (aka
|
|
a physical port) to play the role of a CPU port (it shouldn't be part of
|
|
bridge_fwd_mask, as it's not explicitly enslaved to a bridge).
|
|
|
|
Signed-off-by: Vladimir Oltean <vladimir.oltean@nxp.com>
|
|
Signed-off-by: David S. Miller <davem@davemloft.net>
|
|
---
|
|
drivers/net/ethernet/mscc/ocelot.c | 11 +++++++----
|
|
1 file changed, 7 insertions(+), 4 deletions(-)
|
|
|
|
--- a/drivers/net/ethernet/mscc/ocelot.c
|
|
+++ b/drivers/net/ethernet/mscc/ocelot.c
|
|
@@ -1380,7 +1380,7 @@ static void ocelot_bridge_stp_state_set(
|
|
* a source for the other ports.
|
|
*/
|
|
for (p = 0; p < ocelot->num_phys_ports; p++) {
|
|
- if (ocelot->bridge_fwd_mask & BIT(p)) {
|
|
+ if (p == ocelot->cpu || (ocelot->bridge_fwd_mask & BIT(p))) {
|
|
unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p);
|
|
|
|
for (i = 0; i < ocelot->num_phys_ports; i++) {
|
|
@@ -1395,15 +1395,18 @@ static void ocelot_bridge_stp_state_set(
|
|
}
|
|
}
|
|
|
|
- ocelot_write_rix(ocelot,
|
|
- BIT(ocelot->num_phys_ports) | mask,
|
|
+ /* Avoid the NPI port from looping back to itself */
|
|
+ if (p != ocelot->cpu)
|
|
+ mask |= BIT(ocelot->cpu);
|
|
+
|
|
+ ocelot_write_rix(ocelot, mask,
|
|
ANA_PGID_PGID, PGID_SRC + p);
|
|
} else {
|
|
/* Only the CPU port, this is compatible with link
|
|
* aggregation.
|
|
*/
|
|
ocelot_write_rix(ocelot,
|
|
- BIT(ocelot->num_phys_ports),
|
|
+ BIT(ocelot->cpu),
|
|
ANA_PGID_PGID, PGID_SRC + p);
|
|
}
|
|
}
|