mirror of
https://github.com/openwrt/openwrt.git
synced 2024-12-20 14:13:16 +00:00
b5f32064ed
Qualcomm Atheros IPQ807x is a modern WiSoC featuring: * Quad Core ARMv8 Cortex A-53 * @ 2.2 GHz (IPQ8072A/4A/6A/8A) Codename Hawkeye * @ 1.4 GHz (IPQ8070A/1A) Codename Acorn * Dual Band simultaneaous IEEE 802.11ax * 5G: 8x8/80 or 4x4/160MHz (IPQ8074A/8A) * 5G: 4x4/80 or 2x2/160MHz (IPQ8071A/2A/6A) * 5G: 2x2/80MHz (IPQ8070A) * 2G: 4x4/40MHz (IPQ8072A/4A/6A/8A) * 2G: 2x2/40MHz (IPQ8070A/1A) * 1x PSGMII via QCA8072/5 (Max 5x 1GbE ports) * 2x SGMII/USXGMII (1/2.5/5/10 GbE) on Hawkeye * 2x SGMII/USXGMII (1/2.5/5 GbE) on Acorn * DDR3L/4 32/16 bit up to 2400MT/s * SDIO 3.0/SD card 3.0/eMMC 5.1 * Dual USB 3.0 * One PCIe Gen2.1 and one PCIe Gen3.0 port (Single lane) * Parallel NAND (ONFI)/LCD * 6x QUP BLSP SPI/I2C/UART * I2S, PCM, and TDMA * HW PWM * 1.8V configurable GPIO * Companion PMP8074 PMIC via SPMI (GPIOS, RTC etc) Note that only v2 SOC models aka the ones ending with A suffix are supported, v1 models do not comply to the final 802.11ax and have lower clocks, lack the Gen3 PCIe etc. SoC itself has two UBI32 cores for the NSS offloading system, however currently no offloading is supported. Signed-off-by: Robert Marko <robimarko@gmail.com>
51 lines
1.5 KiB
Diff
51 lines
1.5 KiB
Diff
From 7d57ca4d56856b7f7b97adda6e97cf5db4dcce93 Mon Sep 17 00:00:00 2001
|
|
From: Robert Marko <robimarko@gmail.com>
|
|
Date: Fri, 8 Jul 2022 15:38:46 +0200
|
|
Subject: [PATCH] arm64: dts: qcom: ipq8074: add interrupt-parent to DTSI
|
|
|
|
Add interrupt-parent to the SoC DTSI to avoid duplicating it in each board
|
|
DTS file.
|
|
|
|
Remove interrupt-parent from existing board DTS files.
|
|
|
|
Signed-off-by: Robert Marko <robimarko@gmail.com>
|
|
Signed-off-by: Bjorn Andersson <bjorn.andersson@linaro.org>
|
|
Link: https://lore.kernel.org/r/20220708133846.599735-2-robimarko@gmail.com
|
|
---
|
|
arch/arm64/boot/dts/qcom/ipq8074-hk01.dts | 1 -
|
|
arch/arm64/boot/dts/qcom/ipq8074-hk10.dtsi | 2 --
|
|
arch/arm64/boot/dts/qcom/ipq8074.dtsi | 1 +
|
|
3 files changed, 1 insertion(+), 3 deletions(-)
|
|
|
|
--- a/arch/arm64/boot/dts/qcom/ipq8074-hk01.dts
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq8074-hk01.dts
|
|
@@ -7,7 +7,6 @@
|
|
/ {
|
|
model = "Qualcomm Technologies, Inc. IPQ8074-HK01";
|
|
compatible = "qcom,ipq8074-hk01", "qcom,ipq8074";
|
|
- interrupt-parent = <&intc>;
|
|
|
|
aliases {
|
|
serial0 = &blsp1_uart5;
|
|
--- a/arch/arm64/boot/dts/qcom/ipq8074-hk10.dtsi
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq8074-hk10.dtsi
|
|
@@ -7,8 +7,6 @@
|
|
#include "ipq8074.dtsi"
|
|
|
|
/ {
|
|
- interrupt-parent = <&intc>;
|
|
-
|
|
aliases {
|
|
serial0 = &blsp1_uart5;
|
|
};
|
|
--- a/arch/arm64/boot/dts/qcom/ipq8074.dtsi
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq8074.dtsi
|
|
@@ -12,6 +12,7 @@
|
|
|
|
model = "Qualcomm Technologies, Inc. IPQ8074";
|
|
compatible = "qcom,ipq8074";
|
|
+ interrupt-parent = <&intc>;
|
|
|
|
clocks {
|
|
sleep_clk: sleep_clk {
|