// SPDX-License-Identifier: GPL-2.0-or-later OR MIT #include "mt7620a.dtsi" #include #include #include / { compatible = "edimax,ew-7478apc", "ralink,mt7620a-soc"; model = "Edimax EW-7478APC"; aliases { led-boot = &led_power; led-failsafe = &led_power; led-running = &led_power; led-upgrade = &led_power; }; keys { compatible = "gpio-keys"; reset_wps { label = "reset_wps"; gpios = <&gpio0 2 GPIO_ACTIVE_LOW>; linux,code = ; }; }; leds { compatible = "gpio-leds"; led_power: power { label = "white:power"; gpios = <&gpio0 11 GPIO_ACTIVE_LOW>; }; internet { label = "blue:internet"; gpios = <&gpio0 7 GPIO_ACTIVE_LOW>; }; wlan { label = "blue:wlan"; gpios = <&gpio0 10 GPIO_ACTIVE_LOW>; }; usb { label = "blue:usb"; gpios = <&gpio0 14 GPIO_ACTIVE_LOW>; trigger-sources = <&ohci_port1>, <&ehci_port1>; linux,default-trigger = "usbport"; }; }; }; &gpio2 { status = "okay"; enable_usb_power { gpio-hog; line-name = "enable USB power"; gpios = <5 GPIO_ACTIVE_HIGH>; output-high; }; }; &spi0 { status = "okay"; flash@0 { compatible = "jedec,spi-nor"; reg = <0>; spi-max-frequency = <10000000>; partitions { compatible = "fixed-partitions"; #address-cells = <1>; #size-cells = <1>; partition@0 { label = "u-boot"; reg = <0x0 0x30000>; read-only; }; partition@30000 { label = "u-boot-env"; reg = <0x30000 0x10000>; read-only; }; factory: partition@40000 { label = "factory"; reg = <0x40000 0x10000>; read-only; nvmem-layout { compatible = "fixed-layout"; #address-cells = <1>; #size-cells = <1>; eeprom_factory_0: eeprom@0 { reg = <0x0 0x200>; }; eeprom_factory_8000: eeprom@8000 { reg = <0x8000 0x200>; }; macaddr_factory_4: macaddr@4 { reg = <0x4 0x6>; }; }; }; partition@50000 { label = "cimage"; reg = <0x50000 0x20000>; read-only; }; partition@70000 { compatible = "openwrt,uimage", "denx,uimage"; openwrt,offset = ; openwrt,partition-magic = ; label = "firmware"; reg = <0x00070000 0x00790000>; }; }; }; }; &state_default { gpio { groups = "i2c", "uartf", "nd_sd"; function = "gpio"; }; }; ðernet { pinctrl-names = "default"; pinctrl-0 = <&rgmii1_pins &rgmii2_pins &mdio_pins>; nvmem-cells = <&macaddr_factory_4>; nvmem-cell-names = "mac-address"; mediatek,portmap = "wllll"; port@5 { status = "okay"; mediatek,fixed-link = <1000 1 1 1>; phy-mode = "rgmii"; }; mdio-bus { status = "okay"; phy0: ethernet-phy@0 { reg = <0>; phy-mode = "rgmii"; }; phy1: ethernet-phy@1 { reg = <1>; phy-mode = "rgmii"; }; phy2: ethernet-phy@2 { reg = <2>; phy-mode = "rgmii"; }; phy3: ethernet-phy@3 { reg = <3>; phy-mode = "rgmii"; }; phy4: ethernet-phy@4 { reg = <4>; phy-mode = "rgmii"; }; phy1f: ethernet-phy@1f { reg = <0x1f>; phy-mode = "rgmii"; }; }; }; &gsw { mediatek,ephy-base = /bits/ 8 <12>; }; &wmac { nvmem-cells = <&eeprom_factory_0>; nvmem-cell-names = "eeprom"; }; &pcie { status = "okay"; }; &pcie0 { wifi@0,0 { reg = <0x0000 0 0 0 0>; nvmem-cells = <&eeprom_factory_8000>; nvmem-cell-names = "eeprom"; ieee80211-freq-limit = <5000000 6000000>; }; }; &ehci { status = "okay"; }; &ohci { status = "okay"; };