2020-09-13 07:06:13 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
|
|
|
/*
|
|
|
|
* Setup for the Realtek RTL838X SoC:
|
|
|
|
* Memory, Timer and Serial
|
|
|
|
*
|
|
|
|
* Copyright (C) 2020 B. Koblitz
|
|
|
|
* based on the original BSP by
|
|
|
|
* Copyright (C) 2006-2012 Tony Wu (tonywu@realtek.com)
|
|
|
|
*
|
|
|
|
*/
|
2020-09-15 10:28:43 +00:00
|
|
|
|
2020-09-13 07:06:13 +00:00
|
|
|
#include <linux/console.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/clkdev.h>
|
|
|
|
#include <linux/clk-provider.h>
|
|
|
|
|
|
|
|
#include <asm/addrspace.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
|
|
|
#include <asm/bootinfo.h>
|
|
|
|
#include <linux/of_fdt.h>
|
|
|
|
#include <asm/reboot.h>
|
|
|
|
#include <asm/time.h> /* for mips_hpt_frequency */
|
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/smp-ops.h>
|
|
|
|
|
2020-11-26 11:02:21 +00:00
|
|
|
#include "mach-rtl83xx.h"
|
2020-09-13 07:06:13 +00:00
|
|
|
|
|
|
|
extern int rtl838x_serial_init(void);
|
2020-11-26 11:02:21 +00:00
|
|
|
extern struct rtl83xx_soc_info soc_info;
|
2020-09-13 07:06:13 +00:00
|
|
|
|
|
|
|
u32 pll_reset_value;
|
|
|
|
|
|
|
|
static void rtl838x_restart(char *command)
|
|
|
|
{
|
|
|
|
u32 pll = sw_r32(RTL838X_PLL_CML_CTRL);
|
|
|
|
/* SoC reset vector (in flash memory): on RTL839x platform preferred way to reset */
|
|
|
|
void (*f)(void) = (void *) 0xbfc00000;
|
|
|
|
|
|
|
|
pr_info("System restart.\n");
|
|
|
|
if (soc_info.family == RTL8390_FAMILY_ID) {
|
|
|
|
f();
|
|
|
|
/* If calling reset vector fails, reset entire chip */
|
|
|
|
sw_w32(0xFFFFFFFF, RTL839X_RST_GLB_CTRL);
|
|
|
|
/* If this fails, halt the CPU */
|
|
|
|
while
|
|
|
|
(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
pr_info("PLL control register: %x, applying reset value %x\n",
|
|
|
|
pll, pll_reset_value);
|
|
|
|
sw_w32(3, RTL838X_INT_RW_CTRL);
|
|
|
|
sw_w32(pll_reset_value, RTL838X_PLL_CML_CTRL);
|
|
|
|
sw_w32(0, RTL838X_INT_RW_CTRL);
|
|
|
|
|
|
|
|
pr_info("Resetting RTL838X SoC\n");
|
|
|
|
/* Reset Global Control1 Register */
|
|
|
|
sw_w32(1, RTL838X_RST_GLB_CTRL_1);
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init plat_mem_setup(void)
|
|
|
|
{
|
|
|
|
void *dtb;
|
|
|
|
|
|
|
|
set_io_port_base(KSEG1);
|
2020-11-26 11:02:21 +00:00
|
|
|
_machine_restart = rtl838x_restart;
|
2020-09-13 07:06:13 +00:00
|
|
|
|
|
|
|
if (fw_passed_dtb) /* UHI interface */
|
|
|
|
dtb = (void *)fw_passed_dtb;
|
|
|
|
else if (__dtb_start != __dtb_end)
|
|
|
|
dtb = (void *)__dtb_start;
|
|
|
|
else
|
|
|
|
panic("no dtb found");
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Load the devicetree. This causes the chosen node to be
|
|
|
|
* parsed resulting in our memory appearing
|
|
|
|
*/
|
|
|
|
__dt_setup_arch(dtb);
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init plat_time_init(void)
|
|
|
|
{
|
|
|
|
struct device_node *np;
|
2020-11-26 11:02:21 +00:00
|
|
|
u32 freq = 500000000;
|
2020-09-13 07:06:13 +00:00
|
|
|
|
|
|
|
np = of_find_node_by_name(NULL, "cpus");
|
|
|
|
if (!np) {
|
|
|
|
pr_err("Missing 'cpus' DT node, using default frequency.");
|
|
|
|
} else {
|
|
|
|
if (of_property_read_u32(np, "frequency", &freq) < 0)
|
|
|
|
pr_err("No 'frequency' property in DT, using default.");
|
|
|
|
else
|
|
|
|
pr_info("CPU frequency from device tree: %d", freq);
|
|
|
|
of_node_put(np);
|
|
|
|
}
|
|
|
|
|
|
|
|
mips_hpt_frequency = freq / 2;
|
|
|
|
|
|
|
|
pll_reset_value = sw_r32(RTL838X_PLL_CML_CTRL);
|
|
|
|
}
|