2024-07-29 23:29:53 +00:00
|
|
|
From cea47ad1fbd46d3096fcf5c6905db3d12b5da960 Mon Sep 17 00:00:00 2001
|
2024-05-04 02:01:39 +00:00
|
|
|
From: Aurelien Jarno <aurelien@aurel32.net>
|
2024-07-29 23:29:53 +00:00
|
|
|
Date: Sun, 21 Jul 2024 01:48:04 +0100
|
|
|
|
Subject: [PATCH 2/3] hwrng: add hwrng driver for Rockchip RK3568 SoC
|
2024-05-04 02:01:39 +00:00
|
|
|
|
|
|
|
Rockchip SoCs used to have a random number generator as part of their
|
|
|
|
crypto device, and support for it has to be added to the corresponding
|
2024-07-29 23:29:53 +00:00
|
|
|
driver. However newer Rockchip SoCs like the RK3568 have an independent
|
2024-05-04 02:01:39 +00:00
|
|
|
True Random Number Generator device. This patch adds a driver for it,
|
|
|
|
greatly inspired from the downstream driver.
|
|
|
|
|
|
|
|
The TRNG device does not seem to have a signal conditionner and the FIPS
|
|
|
|
140-2 test returns a lot of failures. They can be reduced by increasing
|
2024-07-29 23:29:53 +00:00
|
|
|
rockchip,sample-count in DT, in a tradeoff between quality and speed.
|
2024-05-04 02:01:39 +00:00
|
|
|
|
|
|
|
Signed-off-by: Aurelien Jarno <aurelien@aurel32.net>
|
2024-07-29 23:29:53 +00:00
|
|
|
[daniel@makrotpia.org: code style fixes, add DT properties]
|
|
|
|
Signed-off-by: Daniel Golle <daniel@makrotopia.org>
|
|
|
|
Acked-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
|
2024-05-04 02:01:39 +00:00
|
|
|
---
|
|
|
|
drivers/char/hw_random/Kconfig | 14 ++
|
|
|
|
drivers/char/hw_random/Makefile | 1 +
|
2024-07-29 23:29:53 +00:00
|
|
|
drivers/char/hw_random/rockchip-rng.c | 230 ++++++++++++++++++++++++++
|
|
|
|
4 files changed, 246 insertions(+)
|
2024-05-04 02:01:39 +00:00
|
|
|
create mode 100644 drivers/char/hw_random/rockchip-rng.c
|
|
|
|
|
|
|
|
--- a/drivers/char/hw_random/Kconfig
|
|
|
|
+++ b/drivers/char/hw_random/Kconfig
|
2024-04-19 17:12:01 +00:00
|
|
|
@@ -573,6 +573,20 @@ config HW_RANDOM_JH7110
|
|
|
|
To compile this driver as a module, choose M here.
|
|
|
|
The module will be called jh7110-trng.
|
2024-05-04 02:01:39 +00:00
|
|
|
|
|
|
|
+config HW_RANDOM_ROCKCHIP
|
2024-07-29 23:29:53 +00:00
|
|
|
+ tristate "Rockchip True Random Number Generator"
|
|
|
|
+ depends on HW_RANDOM && (ARCH_ROCKCHIP || COMPILE_TEST)
|
|
|
|
+ depends on HAS_IOMEM
|
|
|
|
+ default HW_RANDOM
|
|
|
|
+ help
|
|
|
|
+ This driver provides kernel-side support for the True Random Number
|
|
|
|
+ Generator hardware found on some Rockchip SoC like RK3566 or RK3568.
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+ To compile this driver as a module, choose M here: the
|
|
|
|
+ module will be called rockchip-rng.
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+ If unsure, say Y.
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
|
|
|
endif # HW_RANDOM
|
|
|
|
|
|
|
|
config UML_RANDOM
|
|
|
|
--- a/drivers/char/hw_random/Makefile
|
|
|
|
+++ b/drivers/char/hw_random/Makefile
|
2024-04-19 17:12:01 +00:00
|
|
|
@@ -48,4 +48,5 @@ obj-$(CONFIG_HW_RANDOM_XIPHERA) += xiphe
|
2024-05-04 02:01:39 +00:00
|
|
|
obj-$(CONFIG_HW_RANDOM_ARM_SMCCC_TRNG) += arm_smccc_trng.o
|
|
|
|
obj-$(CONFIG_HW_RANDOM_CN10K) += cn10k-rng.o
|
|
|
|
obj-$(CONFIG_HW_RANDOM_POLARFIRE_SOC) += mpfs-rng.o
|
|
|
|
+obj-$(CONFIG_HW_RANDOM_ROCKCHIP) += rockchip-rng.o
|
2024-04-19 17:12:01 +00:00
|
|
|
obj-$(CONFIG_HW_RANDOM_JH7110) += jh7110-trng.o
|
2024-05-04 02:01:39 +00:00
|
|
|
--- /dev/null
|
|
|
|
+++ b/drivers/char/hw_random/rockchip-rng.c
|
2024-07-29 23:29:53 +00:00
|
|
|
@@ -0,0 +1,230 @@
|
2024-05-04 02:01:39 +00:00
|
|
|
+// SPDX-License-Identifier: GPL-2.0
|
|
|
|
+/*
|
2024-07-29 23:29:53 +00:00
|
|
|
+ * rockchip-rng.c True Random Number Generator driver for Rockchip RK3568 SoC
|
2024-05-04 02:01:39 +00:00
|
|
|
+ *
|
|
|
|
+ * Copyright (c) 2018, Fuzhou Rockchip Electronics Co., Ltd.
|
|
|
|
+ * Copyright (c) 2022, Aurelien Jarno
|
|
|
|
+ * Authors:
|
|
|
|
+ * Lin Jinhan <troy.lin@rock-chips.com>
|
|
|
|
+ * Aurelien Jarno <aurelien@aurel32.net>
|
|
|
|
+ */
|
|
|
|
+#include <linux/clk.h>
|
|
|
|
+#include <linux/hw_random.h>
|
|
|
|
+#include <linux/io.h>
|
|
|
|
+#include <linux/iopoll.h>
|
|
|
|
+#include <linux/kernel.h>
|
|
|
|
+#include <linux/module.h>
|
2024-07-29 23:29:53 +00:00
|
|
|
+#include <linux/of.h>
|
|
|
|
+#include <linux/platform_device.h>
|
2024-05-04 02:01:39 +00:00
|
|
|
+#include <linux/pm_runtime.h>
|
|
|
|
+#include <linux/reset.h>
|
|
|
|
+#include <linux/slab.h>
|
|
|
|
+
|
|
|
|
+#define RK_RNG_AUTOSUSPEND_DELAY 100
|
|
|
|
+#define RK_RNG_MAX_BYTE 32
|
|
|
|
+#define RK_RNG_POLL_PERIOD_US 100
|
|
|
|
+#define RK_RNG_POLL_TIMEOUT_US 10000
|
|
|
|
+
|
|
|
|
+/* TRNG registers from RK3568 TRM-Part2, section 5.4.1 */
|
|
|
|
+#define TRNG_RST_CTL 0x0004
|
|
|
|
+#define TRNG_RNG_CTL 0x0400
|
|
|
|
+#define TRNG_RNG_CTL_LEN_64_BIT (0x00 << 4)
|
|
|
|
+#define TRNG_RNG_CTL_LEN_128_BIT (0x01 << 4)
|
|
|
|
+#define TRNG_RNG_CTL_LEN_192_BIT (0x02 << 4)
|
|
|
|
+#define TRNG_RNG_CTL_LEN_256_BIT (0x03 << 4)
|
|
|
|
+#define TRNG_RNG_CTL_OSC_RING_SPEED_0 (0x00 << 2)
|
|
|
|
+#define TRNG_RNG_CTL_OSC_RING_SPEED_1 (0x01 << 2)
|
|
|
|
+#define TRNG_RNG_CTL_OSC_RING_SPEED_2 (0x02 << 2)
|
|
|
|
+#define TRNG_RNG_CTL_OSC_RING_SPEED_3 (0x03 << 2)
|
2024-07-29 23:29:53 +00:00
|
|
|
+#define TRNG_RNG_CTL_MASK GENMASK(15, 0)
|
2024-05-04 02:01:39 +00:00
|
|
|
+#define TRNG_RNG_CTL_ENABLE BIT(1)
|
|
|
|
+#define TRNG_RNG_CTL_START BIT(0)
|
|
|
|
+#define TRNG_RNG_SAMPLE_CNT 0x0404
|
2024-07-29 23:29:53 +00:00
|
|
|
+#define TRNG_RNG_DOUT 0x0410
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
|
|
|
+struct rk_rng {
|
|
|
|
+ struct hwrng rng;
|
|
|
|
+ void __iomem *base;
|
|
|
|
+ struct reset_control *rst;
|
|
|
|
+ int clk_num;
|
|
|
|
+ struct clk_bulk_data *clk_bulks;
|
2024-07-29 23:29:53 +00:00
|
|
|
+ u32 sample_cnt;
|
2024-05-04 02:01:39 +00:00
|
|
|
+};
|
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+/* The mask in the upper 16 bits determines the bits that are updated */
|
2024-05-04 02:01:39 +00:00
|
|
|
+static void rk_rng_write_ctl(struct rk_rng *rng, u32 val, u32 mask)
|
|
|
|
+{
|
2024-07-29 23:29:53 +00:00
|
|
|
+ writel((mask << 16) | val, rng->base + TRNG_RNG_CTL);
|
2024-05-04 02:01:39 +00:00
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static int rk_rng_init(struct hwrng *rng)
|
|
|
|
+{
|
|
|
|
+ struct rk_rng *rk_rng = container_of(rng, struct rk_rng, rng);
|
|
|
|
+ int ret;
|
|
|
|
+
|
|
|
|
+ /* start clocks */
|
|
|
|
+ ret = clk_bulk_prepare_enable(rk_rng->clk_num, rk_rng->clk_bulks);
|
|
|
|
+ if (ret < 0) {
|
|
|
|
+ dev_err((struct device *) rk_rng->rng.priv,
|
|
|
|
+ "Failed to enable clks %d\n", ret);
|
|
|
|
+ return ret;
|
|
|
|
+ }
|
|
|
|
+
|
|
|
|
+ /* set the sample period */
|
2024-07-29 23:29:53 +00:00
|
|
|
+ writel(rk_rng->sample_cnt, rk_rng->base + TRNG_RNG_SAMPLE_CNT);
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
|
|
|
+ /* set osc ring speed and enable it */
|
2024-07-29 23:29:53 +00:00
|
|
|
+ rk_rng_write_ctl(rk_rng, TRNG_RNG_CTL_LEN_256_BIT |
|
|
|
|
+ TRNG_RNG_CTL_OSC_RING_SPEED_0 |
|
|
|
|
+ TRNG_RNG_CTL_ENABLE,
|
|
|
|
+ TRNG_RNG_CTL_MASK);
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
|
|
|
+ return 0;
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static void rk_rng_cleanup(struct hwrng *rng)
|
|
|
|
+{
|
|
|
|
+ struct rk_rng *rk_rng = container_of(rng, struct rk_rng, rng);
|
|
|
|
+
|
|
|
|
+ /* stop TRNG */
|
2024-07-29 23:29:53 +00:00
|
|
|
+ rk_rng_write_ctl(rk_rng, 0, TRNG_RNG_CTL_MASK);
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
|
|
|
+ /* stop clocks */
|
|
|
|
+ clk_bulk_disable_unprepare(rk_rng->clk_num, rk_rng->clk_bulks);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static int rk_rng_read(struct hwrng *rng, void *buf, size_t max, bool wait)
|
|
|
|
+{
|
|
|
|
+ struct rk_rng *rk_rng = container_of(rng, struct rk_rng, rng);
|
2024-07-29 23:29:53 +00:00
|
|
|
+ size_t to_read = min_t(size_t, max, RK_RNG_MAX_BYTE);
|
2024-05-04 02:01:39 +00:00
|
|
|
+ u32 reg;
|
|
|
|
+ int ret = 0;
|
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+ ret = pm_runtime_resume_and_get((struct device *) rk_rng->rng.priv);
|
|
|
|
+ if (ret < 0)
|
|
|
|
+ return ret;
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
|
|
|
+ /* Start collecting random data */
|
2024-07-29 23:29:53 +00:00
|
|
|
+ rk_rng_write_ctl(rk_rng, TRNG_RNG_CTL_START, TRNG_RNG_CTL_START);
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
|
|
|
+ ret = readl_poll_timeout(rk_rng->base + TRNG_RNG_CTL, reg,
|
|
|
|
+ !(reg & TRNG_RNG_CTL_START),
|
|
|
|
+ RK_RNG_POLL_PERIOD_US,
|
|
|
|
+ RK_RNG_POLL_TIMEOUT_US);
|
|
|
|
+ if (ret < 0)
|
|
|
|
+ goto out;
|
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+ /* Read random data stored in the registers */
|
|
|
|
+ memcpy_fromio(buf, rk_rng->base + TRNG_RNG_DOUT, to_read);
|
2024-05-04 02:01:39 +00:00
|
|
|
+out:
|
|
|
|
+ pm_runtime_mark_last_busy((struct device *) rk_rng->rng.priv);
|
|
|
|
+ pm_runtime_put_sync_autosuspend((struct device *) rk_rng->rng.priv);
|
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+ return (ret < 0) ? ret : to_read;
|
2024-05-04 02:01:39 +00:00
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static int rk_rng_probe(struct platform_device *pdev)
|
|
|
|
+{
|
|
|
|
+ struct device *dev = &pdev->dev;
|
|
|
|
+ struct rk_rng *rk_rng;
|
2024-07-29 23:29:53 +00:00
|
|
|
+ u32 quality;
|
2024-05-04 02:01:39 +00:00
|
|
|
+ int ret;
|
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+ rk_rng = devm_kzalloc(dev, sizeof(*rk_rng), GFP_KERNEL);
|
2024-05-04 02:01:39 +00:00
|
|
|
+ if (!rk_rng)
|
|
|
|
+ return -ENOMEM;
|
|
|
|
+
|
|
|
|
+ rk_rng->base = devm_platform_ioremap_resource(pdev, 0);
|
|
|
|
+ if (IS_ERR(rk_rng->base))
|
|
|
|
+ return PTR_ERR(rk_rng->base);
|
|
|
|
+
|
|
|
|
+ rk_rng->clk_num = devm_clk_bulk_get_all(dev, &rk_rng->clk_bulks);
|
|
|
|
+ if (rk_rng->clk_num < 0)
|
|
|
|
+ return dev_err_probe(dev, rk_rng->clk_num,
|
|
|
|
+ "Failed to get clks property\n");
|
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+ rk_rng->rst = devm_reset_control_array_get_exclusive(&pdev->dev);
|
2024-05-04 02:01:39 +00:00
|
|
|
+ if (IS_ERR(rk_rng->rst))
|
|
|
|
+ return dev_err_probe(dev, PTR_ERR(rk_rng->rst),
|
|
|
|
+ "Failed to get reset property\n");
|
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+ ret = of_property_read_u32(dev->of_node, "rockchip,sample-count", &rk_rng->sample_cnt);
|
|
|
|
+ if (ret)
|
|
|
|
+ return dev_err_probe(dev, ret, "Failed to get sample-count property\n");
|
|
|
|
+
|
|
|
|
+ ret = of_property_read_u32(dev->of_node, "quality", &quality);
|
|
|
|
+ if (ret || quality > 1024)
|
|
|
|
+ return dev_err_probe(dev, ret, "Failed to get quality property\n");
|
|
|
|
+
|
2024-05-04 02:01:39 +00:00
|
|
|
+ reset_control_assert(rk_rng->rst);
|
|
|
|
+ udelay(2);
|
|
|
|
+ reset_control_deassert(rk_rng->rst);
|
|
|
|
+
|
|
|
|
+ platform_set_drvdata(pdev, rk_rng);
|
|
|
|
+
|
|
|
|
+ rk_rng->rng.name = dev_driver_string(dev);
|
2024-07-29 23:29:53 +00:00
|
|
|
+ if (!IS_ENABLED(CONFIG_PM)) {
|
|
|
|
+ rk_rng->rng.init = rk_rng_init;
|
|
|
|
+ rk_rng->rng.cleanup = rk_rng_cleanup;
|
|
|
|
+ }
|
2024-05-04 02:01:39 +00:00
|
|
|
+ rk_rng->rng.read = rk_rng_read;
|
|
|
|
+ rk_rng->rng.priv = (unsigned long) dev;
|
2024-07-29 23:29:53 +00:00
|
|
|
+ rk_rng->rng.quality = quality;
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
|
|
|
+ pm_runtime_set_autosuspend_delay(dev, RK_RNG_AUTOSUSPEND_DELAY);
|
|
|
|
+ pm_runtime_use_autosuspend(dev);
|
2024-07-29 23:29:53 +00:00
|
|
|
+ devm_pm_runtime_enable(dev);
|
2024-05-04 02:01:39 +00:00
|
|
|
+
|
|
|
|
+ ret = devm_hwrng_register(dev, &rk_rng->rng);
|
|
|
|
+ if (ret)
|
|
|
|
+ return dev_err_probe(&pdev->dev, ret, "Failed to register Rockchip hwrng\n");
|
|
|
|
+
|
|
|
|
+ return 0;
|
|
|
|
+}
|
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+static int __maybe_unused rk_rng_runtime_suspend(struct device *dev)
|
2024-05-04 02:01:39 +00:00
|
|
|
+{
|
|
|
|
+ struct rk_rng *rk_rng = dev_get_drvdata(dev);
|
|
|
|
+
|
|
|
|
+ rk_rng_cleanup(&rk_rng->rng);
|
|
|
|
+
|
|
|
|
+ return 0;
|
|
|
|
+}
|
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+static int __maybe_unused rk_rng_runtime_resume(struct device *dev)
|
2024-05-04 02:01:39 +00:00
|
|
|
+{
|
|
|
|
+ struct rk_rng *rk_rng = dev_get_drvdata(dev);
|
|
|
|
+
|
|
|
|
+ return rk_rng_init(&rk_rng->rng);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static const struct dev_pm_ops rk_rng_pm_ops = {
|
|
|
|
+ SET_RUNTIME_PM_OPS(rk_rng_runtime_suspend,
|
|
|
|
+ rk_rng_runtime_resume, NULL)
|
|
|
|
+ SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
|
|
|
|
+ pm_runtime_force_resume)
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static const struct of_device_id rk_rng_dt_match[] = {
|
2024-07-29 23:29:53 +00:00
|
|
|
+ { .compatible = "rockchip,rk3568-rng", },
|
|
|
|
+ { /* sentinel */ },
|
2024-05-04 02:01:39 +00:00
|
|
|
+};
|
|
|
|
+
|
|
|
|
+MODULE_DEVICE_TABLE(of, rk_rng_dt_match);
|
|
|
|
+
|
|
|
|
+static struct platform_driver rk_rng_driver = {
|
|
|
|
+ .driver = {
|
|
|
|
+ .name = "rockchip-rng",
|
|
|
|
+ .pm = &rk_rng_pm_ops,
|
|
|
|
+ .of_match_table = rk_rng_dt_match,
|
|
|
|
+ },
|
|
|
|
+ .probe = rk_rng_probe,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+module_platform_driver(rk_rng_driver);
|
|
|
|
+
|
2024-07-29 23:29:53 +00:00
|
|
|
+MODULE_DESCRIPTION("Rockchip RK3568 True Random Number Generator driver");
|
|
|
|
+MODULE_AUTHOR("Lin Jinhan <troy.lin@rock-chips.com>");
|
|
|
|
+MODULE_AUTHOR("Aurelien Jarno <aurelien@aurel32.net>");
|
|
|
|
+MODULE_AUTHOR("Daniel Golle <daniel@makrotopia.org>");
|
|
|
|
+MODULE_LICENSE("GPL");
|