2020-09-25 22:46:13 +00:00
|
|
|
/dts-v1/;
|
|
|
|
|
2015-02-27 17:39:07 +00:00
|
|
|
/ {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "brcm,bcm3368";
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
pflash = &pflash;
|
2015-02-27 17:39:49 +00:00
|
|
|
gpio0 = &gpio0;
|
|
|
|
gpio1 = &gpio1;
|
2017-07-31 09:08:20 +00:00
|
|
|
serial0 = &uart0;
|
|
|
|
serial1 = &uart1;
|
2017-02-07 11:31:02 +00:00
|
|
|
spi0 = &lsspi;
|
2015-02-27 17:39:07 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
compatible = "brcm,bmips4350", "mips,mips4Kc";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
|
|
|
compatible = "brcm,bmips4350", "mips,mips4Kc";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu_intc: interrupt-controller {
|
|
|
|
#address-cells = <0>;
|
|
|
|
compatible = "mti,cpu-interrupt-controller";
|
|
|
|
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
memory { device_type = "memory"; reg = <0 0>; };
|
|
|
|
|
|
|
|
pflash: nor@1e000000 {
|
|
|
|
compatible = "cfi-flash";
|
|
|
|
reg = <0x1e000000 0x2000000>;
|
|
|
|
bank-width = <2>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ubus@fff00000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
compatible = "simple-bus";
|
2017-02-07 11:31:02 +00:00
|
|
|
interrupt-parent = <&periph_intc>;
|
2015-02-27 17:39:07 +00:00
|
|
|
|
|
|
|
periph_intc: interrupt-controller@fff8c00c {
|
2016-06-15 10:37:33 +00:00
|
|
|
compatible = "brcm,bcm6345-l1-intc";
|
2016-03-10 19:10:58 +00:00
|
|
|
reg = <0xfff8c00c 0x8>;
|
2015-02-27 17:39:07 +00:00
|
|
|
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
interrupt-parent = <&cpu_intc>;
|
|
|
|
interrupts = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ext_intc0: interrupt-controller@fff8c014 {
|
|
|
|
compatible = "brcm,bcm6345-ext-intc";
|
2016-03-10 19:10:58 +00:00
|
|
|
reg = <0xfff8c014 0x4>;
|
2015-02-27 17:39:07 +00:00
|
|
|
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
|
2015-11-04 11:32:55 +00:00
|
|
|
interrupts = <25>, <26>, <27>, <28>;
|
2015-02-27 17:39:07 +00:00
|
|
|
};
|
2015-02-27 17:39:49 +00:00
|
|
|
|
|
|
|
gpio1: gpio-controller@fff8c080 {
|
2015-04-27 11:06:00 +00:00
|
|
|
compatible = "brcm,bcm6345-gpio";
|
2015-02-27 17:39:49 +00:00
|
|
|
reg = <0xfff8c080 4>, <0xfff8c088 4>;
|
|
|
|
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
|
|
|
|
ngpios = <8>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio0: gpio-controller@fff8c084 {
|
2015-04-27 11:06:00 +00:00
|
|
|
compatible = "brcm,bcm6345-gpio";
|
2015-02-27 17:39:49 +00:00
|
|
|
reg = <0xfff8c084 4>, <0xfff8c08c 4>;
|
|
|
|
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
2017-02-07 11:31:02 +00:00
|
|
|
|
2017-07-31 09:08:20 +00:00
|
|
|
uart0: serial@fff8c100 {
|
|
|
|
compatible = "brcm,bcm6345-uart";
|
|
|
|
reg = <0xfff8c100 0x18>;
|
|
|
|
|
|
|
|
interrupt-parent = <&periph_intc>;
|
|
|
|
interrupts = <2>;
|
|
|
|
|
|
|
|
/* clocks = <&periph_clk>; */
|
|
|
|
/* clock-names = "refclk"; */
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart1: serial@fff8c120 {
|
|
|
|
compatible = "brcm,bcm6345-uart";
|
|
|
|
reg = <0xfff8c120 0x18>;
|
|
|
|
|
|
|
|
interrupt-parent = <&periph_intc>;
|
|
|
|
interrupts = <3>;
|
|
|
|
|
|
|
|
/* clocks = <&periph_clk>; */
|
|
|
|
/* clock-names = "refclk"; */
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-02-07 11:31:02 +00:00
|
|
|
lsspi: spi@fff8c800 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "brcm,bcm6358-spi";
|
|
|
|
reg = <0xfff8c800 0x70c>;
|
|
|
|
interrupts = <1>;
|
|
|
|
/* clocks = <&clkctl 9>; */
|
|
|
|
};
|
2015-02-27 17:39:07 +00:00
|
|
|
};
|
|
|
|
};
|