2020-09-25 20:20:56 +00:00
|
|
|
/dts-v1/;
|
|
|
|
|
2013-06-23 15:50:49 +00:00
|
|
|
/ {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2018-08-22 04:57:48 +00:00
|
|
|
compatible = "ralink,mt7620a-soc";
|
2013-06-23 15:50:49 +00:00
|
|
|
|
2021-02-22 17:44:31 +00:00
|
|
|
aliases {
|
|
|
|
spi0 = &spi0;
|
|
|
|
spi1 = &spi1;
|
|
|
|
serial0 = &uartlite;
|
|
|
|
};
|
|
|
|
|
2013-06-23 15:50:49 +00:00
|
|
|
cpus {
|
2018-07-21 14:17:39 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
2013-06-23 15:50:49 +00:00
|
|
|
cpu@0 {
|
|
|
|
compatible = "mips,mips24KEc";
|
2018-07-21 14:17:39 +00:00
|
|
|
reg = <0>;
|
2013-06-23 15:50:49 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-08-14 18:15:26 +00:00
|
|
|
chosen {
|
|
|
|
bootargs = "console=ttyS0,57600";
|
|
|
|
};
|
|
|
|
|
2018-07-21 14:53:10 +00:00
|
|
|
cpuintc: cpuintc {
|
2013-06-23 15:50:49 +00:00
|
|
|
#address-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
interrupt-controller;
|
|
|
|
compatible = "mti,cpu-interrupt-controller";
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
palmbus: palmbus@10000000 {
|
2013-06-23 15:50:49 +00:00
|
|
|
compatible = "palmbus";
|
|
|
|
reg = <0x10000000 0x200000>;
|
2015-08-17 05:57:18 +00:00
|
|
|
ranges = <0x0 0x10000000 0x1FFFFF>;
|
2013-06-23 15:50:49 +00:00
|
|
|
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
sysc: syscon@0 {
|
|
|
|
compatible = "ralink,mt7620-sysc", "syscon";
|
2013-06-23 15:50:49 +00:00
|
|
|
reg = <0x0 0x100>;
|
2023-06-17 11:30:59 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
2013-06-23 15:50:49 +00:00
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
timer: timer@100 {
|
2013-06-23 15:50:49 +00:00
|
|
|
compatible = "ralink,mt7620a-timer", "ralink,rt2880-timer";
|
|
|
|
reg = <0x100 0x20>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
clocks = <&sysc 5>;
|
|
|
|
|
2013-06-23 15:50:49 +00:00
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <1>;
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
watchdog: watchdog@120 {
|
2013-06-23 15:50:49 +00:00
|
|
|
compatible = "ralink,mt7620a-wdt", "ralink,rt2880-wdt";
|
|
|
|
reg = <0x120 0x10>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
clocks = <&sysc 6>;
|
|
|
|
|
|
|
|
resets = <&sysc 8>;
|
2013-06-23 15:50:49 +00:00
|
|
|
reset-names = "wdt";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
intc: intc@200 {
|
|
|
|
compatible = "ralink,mt7620a-intc", "ralink,rt2880-intc";
|
|
|
|
reg = <0x200 0x100>;
|
|
|
|
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
interrupts = <2>;
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
memc: memc@300 {
|
2013-06-23 15:50:49 +00:00
|
|
|
compatible = "ralink,mt7620a-memc", "ralink,rt3050-memc";
|
|
|
|
reg = <0x300 0x100>;
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <3>;
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
uart: uart@500 {
|
2013-06-23 15:50:49 +00:00
|
|
|
compatible = "ralink,mt7620a-uart", "ralink,rt2880-uart", "ns16550a";
|
|
|
|
reg = <0x500 0x100>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
clocks = <&sysc 7>;
|
|
|
|
|
|
|
|
resets = <&sysc 12>;
|
2013-06-23 15:50:49 +00:00
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <5>;
|
|
|
|
|
|
|
|
reg-shift = <2>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio0: gpio@600 {
|
|
|
|
compatible = "ralink,mt7620a-gpio", "ralink,rt2880-gpio";
|
|
|
|
reg = <0x600 0x34>;
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <6>;
|
|
|
|
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
|
2021-04-06 05:53:46 +00:00
|
|
|
ngpios = <24>;
|
2013-06-23 15:50:49 +00:00
|
|
|
ralink,gpio-base = <0>;
|
|
|
|
ralink,register-map = [ 00 04 08 0c
|
|
|
|
20 24 28 2c
|
|
|
|
30 34 ];
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@638 {
|
|
|
|
compatible = "ralink,mt7620a-gpio", "ralink,rt2880-gpio";
|
|
|
|
reg = <0x638 0x24>;
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <6>;
|
|
|
|
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
|
2021-04-06 05:53:46 +00:00
|
|
|
ngpios = <16>;
|
2013-06-23 15:50:49 +00:00
|
|
|
ralink,gpio-base = <24>;
|
|
|
|
ralink,register-map = [ 00 04 08 0c
|
|
|
|
10 14 18 1c
|
|
|
|
20 24 ];
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@660 {
|
|
|
|
compatible = "ralink,mt7620a-gpio", "ralink,rt2880-gpio";
|
|
|
|
reg = <0x660 0x24>;
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <6>;
|
|
|
|
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
|
2021-04-06 05:53:46 +00:00
|
|
|
ngpios = <32>;
|
2013-06-23 15:50:49 +00:00
|
|
|
ralink,gpio-base = <40>;
|
|
|
|
ralink,register-map = [ 00 04 08 0c
|
|
|
|
10 14 18 1c
|
|
|
|
20 24 ];
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-12-25 17:04:34 +00:00
|
|
|
gpio3: gpio@688 {
|
|
|
|
compatible = "ralink,mt7620a-gpio", "ralink,rt2880-gpio";
|
|
|
|
reg = <0x688 0x24>;
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <6>;
|
|
|
|
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
|
2021-04-06 05:53:46 +00:00
|
|
|
ngpios = <1>;
|
2013-12-25 17:04:34 +00:00
|
|
|
ralink,gpio-base = <72>;
|
|
|
|
ralink,register-map = [ 00 04 08 0c
|
|
|
|
10 14 18 1c
|
|
|
|
20 24 ];
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
i2c: i2c@900 {
|
2016-01-07 14:27:45 +00:00
|
|
|
compatible = "ralink,rt2880-i2c";
|
2013-06-23 15:50:49 +00:00
|
|
|
reg = <0x900 0x100>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
clocks = <&sysc 8>;
|
|
|
|
|
|
|
|
resets = <&sysc 16>;
|
2013-06-23 15:50:49 +00:00
|
|
|
reset-names = "i2c";
|
|
|
|
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
status = "disabled";
|
2013-09-17 21:45:44 +00:00
|
|
|
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c_pins>;
|
2013-06-23 15:50:49 +00:00
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
i2s: i2s@a00 {
|
2016-02-22 12:49:25 +00:00
|
|
|
compatible = "mediatek,mt7620-i2s";
|
2013-08-14 18:15:26 +00:00
|
|
|
reg = <0xa00 0x100>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
clocks = <&sysc 9>;
|
|
|
|
|
|
|
|
resets = <&sysc 17>;
|
2013-08-14 18:15:26 +00:00
|
|
|
reset-names = "i2s";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <10>;
|
|
|
|
|
2016-02-22 12:49:25 +00:00
|
|
|
txdma-req = <2>;
|
|
|
|
rxdma-req = <3>;
|
|
|
|
|
2013-12-09 17:29:19 +00:00
|
|
|
dmas = <&gdma 4>,
|
2016-02-22 12:49:25 +00:00
|
|
|
<&gdma 6>;
|
2013-12-09 17:29:19 +00:00
|
|
|
dma-names = "tx", "rx";
|
|
|
|
|
2013-08-14 18:15:26 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-11-22 11:49:13 +00:00
|
|
|
spi0: spi@b00 {
|
2013-06-23 15:50:49 +00:00
|
|
|
compatible = "ralink,mt7620a-spi", "ralink,rt2880-spi";
|
2015-11-22 11:49:13 +00:00
|
|
|
reg = <0xb00 0x40>;
|
2013-06-23 15:50:49 +00:00
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
clocks = <&sysc 10>;
|
|
|
|
|
|
|
|
resets = <&sysc 18>;
|
2013-06-23 15:50:49 +00:00
|
|
|
reset-names = "spi";
|
|
|
|
|
|
|
|
#address-cells = <1>;
|
2015-10-05 10:26:54 +00:00
|
|
|
#size-cells = <0>;
|
2013-06-23 15:50:49 +00:00
|
|
|
|
|
|
|
status = "disabled";
|
2013-09-17 21:45:44 +00:00
|
|
|
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&spi_pins>;
|
2013-06-23 15:50:49 +00:00
|
|
|
};
|
|
|
|
|
2015-11-22 11:49:13 +00:00
|
|
|
spi1: spi@b40 {
|
|
|
|
compatible = "ralink,rt2880-spi";
|
|
|
|
reg = <0xb40 0x60>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
clocks = <&sysc 11>;
|
|
|
|
|
|
|
|
resets = <&sysc 18>;
|
2015-11-22 11:49:13 +00:00
|
|
|
reset-names = "spi";
|
|
|
|
|
|
|
|
#address-cells = <1>;
|
2016-05-14 17:22:08 +00:00
|
|
|
#size-cells = <0>;
|
2015-11-22 11:49:13 +00:00
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&spi_cs1>;
|
|
|
|
};
|
|
|
|
|
2016-05-09 04:20:02 +00:00
|
|
|
uartlite: uartlite@c00 {
|
2013-06-23 15:50:49 +00:00
|
|
|
compatible = "ralink,mt7620a-uart", "ralink,rt2880-uart", "ns16550a";
|
|
|
|
reg = <0xc00 0x100>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
clocks = <&sysc 12>;
|
|
|
|
|
|
|
|
resets = <&sysc 19>;
|
2013-06-23 15:50:49 +00:00
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <12>;
|
|
|
|
|
|
|
|
reg-shift = <2>;
|
2013-09-17 21:45:44 +00:00
|
|
|
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&uartlite_pins>;
|
2013-06-23 15:50:49 +00:00
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
systick: systick@d00 {
|
2013-06-23 15:50:49 +00:00
|
|
|
compatible = "ralink,mt7620a-systick", "ralink,cevt-systick";
|
|
|
|
reg = <0xd00 0x10>;
|
|
|
|
|
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
interrupts = <7>;
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
pcm: pcm@2000 {
|
2013-08-14 18:15:26 +00:00
|
|
|
compatible = "ralink,mt7620a-pcm";
|
|
|
|
reg = <0x2000 0x800>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
resets = <&sysc 11>;
|
2013-08-14 18:15:26 +00:00
|
|
|
reset-names = "pcm";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <4>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-12-09 17:29:19 +00:00
|
|
|
gdma: gdma@2800 {
|
2015-12-02 13:41:22 +00:00
|
|
|
compatible = "ralink,mt7620a-gdma", "ralink,rt3883-gdma";
|
2013-06-23 15:50:49 +00:00
|
|
|
reg = <0x2800 0x800>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
resets = <&sysc 14>;
|
2013-06-23 15:50:49 +00:00
|
|
|
reset-names = "dma";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <7>;
|
2013-08-14 18:15:26 +00:00
|
|
|
|
2013-12-09 17:29:19 +00:00
|
|
|
#dma-cells = <1>;
|
|
|
|
#dma-channels = <16>;
|
|
|
|
#dma-requests = <16>;
|
|
|
|
|
2013-08-14 18:15:26 +00:00
|
|
|
status = "disabled";
|
2013-06-23 15:50:49 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
pinctrl: pinctrl {
|
2013-09-17 21:45:44 +00:00
|
|
|
compatible = "ralink,rt2880-pinmux";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&state_default>;
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2013-09-17 21:45:44 +00:00
|
|
|
state_default: pinctrl0 {
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2013-09-30 20:48:39 +00:00
|
|
|
pcm_i2s_pins: pcm_i2s {
|
|
|
|
pcm_i2s {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "uartf";
|
|
|
|
function = "pcm i2s";
|
2013-09-30 20:48:39 +00:00
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2014-02-18 13:33:20 +00:00
|
|
|
uartf_gpio_pins: uartf_gpio {
|
|
|
|
uartf_gpio {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "uartf";
|
|
|
|
function = "gpio uartf";
|
2014-02-18 13:33:20 +00:00
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2016-05-02 03:57:40 +00:00
|
|
|
gpio_i2s_pins: gpio_i2s {
|
|
|
|
gpio_i2s {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "uartf";
|
|
|
|
function = "gpio i2s";
|
2016-05-02 03:57:40 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-12-06 09:02:29 +00:00
|
|
|
spi_pins: spi_pins {
|
|
|
|
spi_pins {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "spi";
|
|
|
|
function = "spi";
|
2013-09-17 21:45:44 +00:00
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2015-11-22 11:49:13 +00:00
|
|
|
spi_cs1: spi1 {
|
|
|
|
spi1 {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "spi refclk";
|
|
|
|
function = "spi refclk";
|
2015-11-22 11:49:13 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-12-06 09:02:29 +00:00
|
|
|
i2c_pins: i2c_pins {
|
|
|
|
i2c_pins {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "i2c";
|
|
|
|
function = "i2c";
|
2013-09-17 21:45:44 +00:00
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2013-09-17 21:45:44 +00:00
|
|
|
uartlite_pins: uartlite {
|
|
|
|
uart {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "uartlite";
|
|
|
|
function = "uartlite";
|
2013-09-17 21:45:44 +00:00
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2013-09-17 21:45:44 +00:00
|
|
|
mdio_pins: mdio {
|
|
|
|
mdio {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "mdio";
|
|
|
|
function = "mdio";
|
2013-09-17 21:45:44 +00:00
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2017-11-18 09:51:07 +00:00
|
|
|
mdio_refclk_pins: mdio_refclk {
|
|
|
|
mdio_refclk {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "mdio";
|
|
|
|
function = "refclk";
|
2017-11-18 09:51:07 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-09-17 21:45:44 +00:00
|
|
|
ephy_pins: ephy {
|
|
|
|
ephy {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "ephy";
|
|
|
|
function = "ephy";
|
2013-09-17 21:45:44 +00:00
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2013-09-17 21:45:44 +00:00
|
|
|
wled_pins: wled {
|
|
|
|
wled {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "wled";
|
|
|
|
function = "wled";
|
2013-09-17 21:45:44 +00:00
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2013-09-17 21:45:44 +00:00
|
|
|
rgmii1_pins: rgmii1 {
|
2013-10-08 21:10:15 +00:00
|
|
|
rgmii1 {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "rgmii1";
|
|
|
|
function = "rgmii1";
|
2013-09-17 21:45:44 +00:00
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2013-09-17 21:45:44 +00:00
|
|
|
rgmii2_pins: rgmii2 {
|
2013-10-08 21:10:15 +00:00
|
|
|
rgmii2 {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "rgmii2";
|
|
|
|
function = "rgmii2";
|
2013-09-17 21:45:44 +00:00
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2014-11-17 16:27:48 +00:00
|
|
|
pcie_pins: pcie {
|
|
|
|
pcie {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "pcie";
|
|
|
|
function = "pcie rst";
|
2014-11-17 16:27:48 +00:00
|
|
|
};
|
|
|
|
};
|
2017-11-18 09:51:07 +00:00
|
|
|
|
|
|
|
pa_pins: pa {
|
|
|
|
pa {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "pa";
|
|
|
|
function = "pa";
|
2017-11-18 09:51:07 +00:00
|
|
|
};
|
|
|
|
};
|
2018-08-30 17:13:20 +00:00
|
|
|
|
2022-07-28 11:40:12 +00:00
|
|
|
pa_gpio_pins: pa_gpio {
|
|
|
|
pa {
|
|
|
|
groups = "pa";
|
|
|
|
function = "gpio";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-08-30 17:13:20 +00:00
|
|
|
sdhci_pins: sdhci {
|
|
|
|
sdhci {
|
2020-04-12 12:58:29 +00:00
|
|
|
groups = "nd_sd";
|
|
|
|
function = "sd";
|
2018-08-30 17:13:20 +00:00
|
|
|
};
|
|
|
|
};
|
2013-09-17 21:45:44 +00:00
|
|
|
};
|
|
|
|
|
2015-02-09 12:13:55 +00:00
|
|
|
usbphy: usbphy {
|
2016-01-04 14:21:17 +00:00
|
|
|
compatible = "mediatek,mt7620-usbphy";
|
2018-04-07 12:02:25 +00:00
|
|
|
#phy-cells = <0>;
|
2013-06-23 15:50:49 +00:00
|
|
|
|
2018-04-07 12:02:25 +00:00
|
|
|
ralink,sysctl = <&sysc>;
|
2023-06-17 11:30:59 +00:00
|
|
|
/* usb phy reset is only controled by RSTCTRL bit 25 */
|
|
|
|
resets = <&sysc 25>, <&sysc 22>;
|
2013-06-23 15:50:49 +00:00
|
|
|
reset-names = "host", "device";
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
ethernet: ethernet@10100000 {
|
2015-12-17 09:25:57 +00:00
|
|
|
compatible = "mediatek,mt7620-eth";
|
2016-05-09 06:23:12 +00:00
|
|
|
reg = <0x10100000 0x10000>;
|
2013-06-23 15:50:49 +00:00
|
|
|
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
interrupts = <5>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
resets = <&sysc 21>, <&sysc 23>;
|
2013-10-08 21:10:15 +00:00
|
|
|
reset-names = "fe", "esw";
|
|
|
|
|
2015-12-17 09:25:57 +00:00
|
|
|
mediatek,switch = <&gsw>;
|
|
|
|
|
2013-10-08 21:10:15 +00:00
|
|
|
port@4 {
|
2015-12-17 09:25:57 +00:00
|
|
|
compatible = "mediatek,mt7620a-gsw-port", "mediatek,eth-port";
|
2013-10-08 21:10:15 +00:00
|
|
|
reg = <4>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
port@5 {
|
2015-12-17 09:25:57 +00:00
|
|
|
compatible = "mediatek,mt7620a-gsw-port", "mediatek,eth-port";
|
2013-10-08 21:10:15 +00:00
|
|
|
reg = <5>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-06-23 15:50:49 +00:00
|
|
|
mdio-bus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2015-12-17 09:25:57 +00:00
|
|
|
gsw: gsw@10110000 {
|
|
|
|
compatible = "mediatek,mt7620-gsw";
|
2016-05-09 06:23:12 +00:00
|
|
|
reg = <0x10110000 0x8000>;
|
2013-06-23 15:50:49 +00:00
|
|
|
|
2023-12-12 05:18:45 +00:00
|
|
|
resets = <&sysc 24>;
|
|
|
|
reset-names = "ephy";
|
2015-01-18 20:16:44 +00:00
|
|
|
|
2013-06-23 15:50:49 +00:00
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <17>;
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
sdhci: sdhci@10130000 {
|
2014-11-15 14:35:32 +00:00
|
|
|
compatible = "ralink,mt7620-sdhci";
|
2016-05-09 06:23:12 +00:00
|
|
|
reg = <0x10130000 0x4000>;
|
2013-06-23 15:50:49 +00:00
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <14>;
|
|
|
|
|
2018-08-30 17:13:20 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&sdhci_pins>;
|
|
|
|
|
2013-06-23 15:50:49 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
ehci: ehci@101c0000 {
|
2018-08-13 15:14:08 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2016-01-04 14:21:11 +00:00
|
|
|
compatible = "generic-ehci";
|
2013-06-23 15:50:49 +00:00
|
|
|
reg = <0x101c0000 0x1000>;
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <18>;
|
2013-08-14 18:15:26 +00:00
|
|
|
|
2018-04-07 12:02:25 +00:00
|
|
|
phys = <&usbphy>;
|
2015-02-09 12:13:55 +00:00
|
|
|
phy-names = "usb";
|
|
|
|
|
2013-08-14 18:15:26 +00:00
|
|
|
status = "disabled";
|
2018-08-13 15:14:08 +00:00
|
|
|
|
|
|
|
ehci_port1: port@1 {
|
|
|
|
reg = <1>;
|
|
|
|
#trigger-source-cells = <0>;
|
|
|
|
};
|
2013-06-23 15:50:49 +00:00
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
ohci: ohci@101c1000 {
|
2018-08-13 15:14:08 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2016-01-04 14:21:11 +00:00
|
|
|
compatible = "generic-ohci";
|
2013-06-23 15:50:49 +00:00
|
|
|
reg = <0x101c1000 0x1000>;
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <18>;
|
2013-08-14 18:15:26 +00:00
|
|
|
|
2018-04-07 12:02:25 +00:00
|
|
|
phys = <&usbphy>;
|
2015-02-09 12:13:55 +00:00
|
|
|
phy-names = "usb";
|
|
|
|
|
2013-08-14 18:15:26 +00:00
|
|
|
status = "disabled";
|
2018-08-13 15:14:08 +00:00
|
|
|
|
|
|
|
ohci_port1: port@1 {
|
|
|
|
reg = <1>;
|
|
|
|
#trigger-source-cells = <0>;
|
|
|
|
};
|
2013-06-23 15:50:49 +00:00
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
pcie: pcie@10140000 {
|
2014-11-08 12:12:05 +00:00
|
|
|
compatible = "mediatek,mt7620-pci";
|
2013-06-23 15:50:49 +00:00
|
|
|
reg = <0x10140000 0x100
|
|
|
|
0x10142000 0x100>;
|
|
|
|
|
2014-11-08 14:15:44 +00:00
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
resets = <&sysc 26>;
|
2013-06-23 15:50:49 +00:00
|
|
|
reset-names = "pcie0";
|
|
|
|
|
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
interrupts = <4>;
|
|
|
|
|
2014-11-17 16:27:48 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pcie_pins>;
|
|
|
|
|
2014-11-14 16:53:07 +00:00
|
|
|
device_type = "pci";
|
|
|
|
|
|
|
|
bus-range = <0 255>;
|
|
|
|
ranges = <
|
|
|
|
0x02000000 0 0x00000000 0x20000000 0 0x10000000 /* pci memory */
|
|
|
|
0x01000000 0 0x00000000 0x10160000 0 0x00010000 /* io space */
|
|
|
|
>;
|
|
|
|
|
2013-06-23 15:50:49 +00:00
|
|
|
status = "disabled";
|
2014-11-03 20:20:46 +00:00
|
|
|
|
2018-07-21 14:19:46 +00:00
|
|
|
pcie0: pcie@0,0 {
|
2014-11-03 20:20:46 +00:00
|
|
|
reg = <0x0000 0 0 0 0>;
|
2014-11-08 14:15:44 +00:00
|
|
|
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
|
2014-11-03 20:20:46 +00:00
|
|
|
device_type = "pci";
|
2018-07-21 14:19:46 +00:00
|
|
|
|
|
|
|
ranges;
|
2014-11-03 20:20:46 +00:00
|
|
|
};
|
2013-06-23 15:50:49 +00:00
|
|
|
};
|
2014-07-01 10:26:33 +00:00
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
wmac: wmac@10180000 {
|
2014-07-01 10:26:33 +00:00
|
|
|
compatible = "ralink,rt7620-wmac", "ralink,rt2880-wmac";
|
2016-05-09 06:23:12 +00:00
|
|
|
reg = <0x10180000 0x40000>;
|
2014-07-01 10:26:33 +00:00
|
|
|
|
2023-06-17 11:30:59 +00:00
|
|
|
clocks = <&sysc 13>;
|
|
|
|
|
2014-07-01 10:26:33 +00:00
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
interrupts = <6>;
|
|
|
|
|
|
|
|
ralink,eeprom = "soc_wmac.eeprom";
|
|
|
|
};
|
2013-06-23 15:50:49 +00:00
|
|
|
};
|