2018-05-07 08:10:49 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
|
2020-09-25 19:52:57 +00:00
|
|
|
/dts-v1/;
|
2020-09-25 21:24:09 +00:00
|
|
|
|
|
|
|
#include <dt-bindings/clock/ath79-clk.h>
|
|
|
|
|
2018-05-06 08:20:11 +00:00
|
|
|
/ {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
cpuintc: interrupt-controller {
|
|
|
|
compatible = "qca,ar7100-cpu-intc";
|
|
|
|
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ahb {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
|
|
|
|
apb {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
interrupt-parent = <&miscintc>;
|
|
|
|
|
|
|
|
miscintc: interrupt-controller@18060010 {
|
|
|
|
compatible = "qca,ar7240-misc-intc";
|
|
|
|
reg = <0x18060010 0x4>;
|
|
|
|
|
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
interrupts = <6>;
|
|
|
|
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
eth0: eth@19000000 {
|
|
|
|
status = "disabled";
|
|
|
|
|
2019-05-10 15:28:47 +00:00
|
|
|
compatible = "qca,ath79-eth", "syscon";
|
2018-05-06 08:20:11 +00:00
|
|
|
reg = <0x19000000 0x200>;
|
|
|
|
|
|
|
|
interrupts = <4>;
|
|
|
|
phy-mode = "mii";
|
2024-03-16 00:39:16 +00:00
|
|
|
syscon-no-reset;
|
2018-05-06 08:20:11 +00:00
|
|
|
|
2020-02-17 23:36:28 +00:00
|
|
|
mdio0: mdio {
|
2018-05-06 08:20:11 +00:00
|
|
|
status = "disabled";
|
2018-07-17 09:09:14 +00:00
|
|
|
|
|
|
|
compatible = "qca,ath79-mdio";
|
2018-05-28 12:42:43 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2018-05-06 08:20:11 +00:00
|
|
|
|
|
|
|
regmap = <ð0>;
|
|
|
|
|
|
|
|
clocks = <&pll ATH79_CLK_MDIO>;
|
|
|
|
clock-names = "ref";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
eth1: eth@1a000000 {
|
|
|
|
status = "disabled";
|
|
|
|
|
2019-05-10 15:28:47 +00:00
|
|
|
compatible = "qca,ath79-eth", "syscon";
|
2018-05-06 08:20:11 +00:00
|
|
|
reg = <0x1a000000 0x200>;
|
|
|
|
|
|
|
|
interrupts = <5>;
|
|
|
|
phy-mode = "mii";
|
2024-03-16 00:39:16 +00:00
|
|
|
syscon-no-reset;
|
2018-05-06 08:20:11 +00:00
|
|
|
|
2020-02-17 23:36:28 +00:00
|
|
|
mdio1: mdio {
|
2018-05-06 08:20:11 +00:00
|
|
|
status = "disabled";
|
2018-07-17 09:09:14 +00:00
|
|
|
|
|
|
|
compatible = "qca,ath79-mdio";
|
2018-05-28 12:42:43 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2018-05-06 08:20:11 +00:00
|
|
|
|
|
|
|
regmap = <ð1>;
|
|
|
|
|
|
|
|
clocks = <&pll ATH79_CLK_MDIO>;
|
|
|
|
clock-names = "ref";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|