mirror of
https://github.com/crosstool-ng/crosstool-ng.git
synced 2024-12-24 06:56:40 +00:00
81328ed1cb
The Xtensa processor architecture is a configurable, extensible, and synthesizable 32-bit RISC processor core. Processor and SOC vendors can select from various processor options and even create customized instructions in addition to a base ISA to tailor the processor for a particular application. Because of the configurability, the build process requires one additional step for gcc, binutils, and gdb to update the default configuration. These configurations are packed into an 'overlay' tar image, and are simply untarred on top of the default configuration during the build. Signed-off-by: Max Filippov <jcmvbkbc@gmail.com> |
||
---|---|---|
.. | ||
alpha.sh | ||
arm.sh | ||
avr.sh | ||
m68k.sh | ||
microblaze.sh | ||
mips.sh | ||
nios2.sh | ||
powerpc.sh | ||
s390.sh | ||
sh.sh | ||
sparc.sh | ||
x86.sh | ||
xtensa.sh |